

### **Important notice**

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <http://www.nxp.com>, <http://www.philips.com> or <http://www.semiconductors.philips.com> , use <http://www.nexperia.com>

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use [salesaddresses@nexperia.com](mailto:salesaddresses@nexperia.com) (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © **Nexperia B.V. (year). All rights reserved.**

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via [salesaddresses@nexperia.com](mailto:salesaddresses@nexperia.com)). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

# 74HC123; 74HCT123

Dual retriggerable monostable multivibrator with reset

Rev. 10 — 3 December 2015

Product data sheet

## 1. General description

The 74HC123; 74HCT123 are high-speed Si-gate CMOS devices and are pin compatible with Low-power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC123; 74HCT123 are dual retriggerable monostable multivibrators with output pulse width control by three methods:

1. The basic pulse is programmed by selection of an external resistor ( $R_{EXT}$ ) and capacitor ( $C_{EXT}$ ).
2. Once triggered, the basic output pulse width may be extended by retriggering the gated active LOW-going edge input ( $n\bar{A}$ ) or the active HIGH-going edge input ( $nB$ ). By repeating this process, the output pulse period ( $nQ = HIGH$ ,  $n\bar{Q} = LOW$ ) can be made as long as desired. Alternatively an output delay can be terminated at any time by a LOW-going edge on input  $nRD$ , which also inhibits the triggering.
3. An internal connection from  $nRD$  to the input gates makes it possible to trigger the circuit by a HIGH-going signal at input  $nRD$  as shown in [Table 3](#).

Schmitt-trigger action in the  $n\bar{A}$  and  $nB$  inputs, makes the circuit highly tolerant to slower input rise and fall times.

The 74HC123; 74HCT123 are identical to the 74HC423; 74HCT423 but can be triggered via the reset input.

## 2. Features and benefits

- DC triggered from active HIGH or active LOW inputs
- Retriggerable for very long pulses up to 100 % duty factor
- Direct reset terminates output pulse
- Schmitt-trigger action on all inputs except for the reset input
- ESD protection:
  - ◆ HBM JESD22-A114F exceeds 2000 V
  - ◆ MM JESD22-A115-A exceeds 200 V
- Specified from  $-40^{\circ}C$  to  $+85^{\circ}C$  and from  $-40^{\circ}C$  to  $+125^{\circ}C$



### 3. Ordering information

Table 1. Ordering information

| Type number | Package  | Temperature range | Name | Description                                                                                                                    | Version  |
|-------------|----------|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------|----------|
| 74HC123D    | SO16     | −40 °C to +125 °C |      | plastic small outline package; 16 leads; body width 3.9 mm                                                                     | SOT109-1 |
| 74HCT123D   |          |                   |      |                                                                                                                                |          |
| 74HC123DB   | SSOP16   | −40 °C to +125 °C |      | plastic shrink small outline package; 16 leads; body width 5.3 mm                                                              | SOT338-1 |
| 74HCT123DB  |          |                   |      |                                                                                                                                |          |
| 74HC123PW   | TSSOP16  | −40 °C to +125 °C |      | plastic thin shrink small outline package; 16 leads; body width 4.4 mm                                                         | SOT403-1 |
| 74HCT123PW  |          |                   |      |                                                                                                                                |          |
| 74HC123BQ   | DHVQFN16 | −40 °C to +125 °C |      | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 16 terminals; body 2.5 × 3.5 × 0.85 mm | SOT763-1 |

### 4. Functional diagram



Fig 1. Functional diagram



Fig 2. Logic symbol



Fig 3. IEC logic symbol



Fig 4. Logic diagram

## 5. Pinning information

### 5.1 Pinning



Fig 5. Pin configuration for SO16, SSOP16 and TSSOP16



Fig 6. Pin configuration for DHVQFN16

### 5.2 Pin description

Table 2. Pin description

| Symbol          | Pin | Description                                          |
|-----------------|-----|------------------------------------------------------|
| 1Ā              | 1   | negative-edge triggered input 1                      |
| 1B              | 2   | positive-edge triggered input 1                      |
| 1RD             | 3   | direct reset LOW and positive-edge triggered input 1 |
| 1Q              | 4   | active LOW output 1                                  |
| 2Q              | 5   | active HIGH output 2                                 |
| 2CEXT           | 6   | external capacitor connection 2                      |
| 2REXT/CEXT      | 7   | external resistor and capacitor connection 2         |
| GND             | 8   | ground (0 V)                                         |
| 2Ā              | 9   | negative-edge triggered input 2                      |
| 2B              | 10  | positive-edge triggered input 2                      |
| 2RD             | 11  | direct reset LOW and positive-edge triggered input 2 |
| 2Q              | 12  | active LOW output 2                                  |
| 1Q              | 13  | active HIGH output 1                                 |
| 1CEXT           | 14  | external capacitor connection 1                      |
| 1REXT/CEXT      | 15  | external resistor and capacitor connection 1         |
| V <sub>CC</sub> | 16  | supply voltage                                       |

## 6. Functional description

Table 3. Function table<sup>[1]</sup>

| Input |    |    | Output           |                  |
|-------|----|----|------------------|------------------|
| nRD   | nA | nB | nQ               | nQ               |
| L     | X  | X  | L                | H                |
| X     | H  | X  | L <sup>[2]</sup> | H <sup>[2]</sup> |
| X     | X  | L  | L <sup>[2]</sup> | H <sup>[2]</sup> |
| H     | L  | ↑  | ↑                | ↑                |
| H     | ↓  | H  | ↓                | ↓                |
| ↑     | L  | H  | ↑                | ↑                |

[1] H = HIGH voltage level; L = LOW voltage level; X = don't care; ↑ = LOW-to-HIGH transition; ↓ = HIGH-to-LOW transition;

↑ = one HIGH level output pulse; ↓ = one LOW level output pulse.

[2] If the monostable was triggered before this condition was established, the pulse will continue as programmed.

## 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                                          | Min            | Max  | Unit   |
|------------------|-------------------------|-------------------------------------------------------------------------------------|----------------|------|--------|
| V <sub>CC</sub>  | supply voltage          |                                                                                     | -0.5           | +7   | V      |
| I <sub>IK</sub>  | input clamping current  | V <sub>I</sub> < -0.5 V or V <sub>I</sub> > V <sub>CC</sub> + 0.5 V                 | -              | ±20  | mA     |
| I <sub>OK</sub>  | output clamping current | V <sub>O</sub> < -0.5 V or V <sub>O</sub> > V <sub>CC</sub> + 0.5 V                 | -              | ±20  | mA     |
| I <sub>O</sub>   | output current          | except for pins nREXT/CEXT;<br>V <sub>O</sub> = -0.5 V to (V <sub>CC</sub> + 0.5 V) | -              | ±25  | mA     |
| I <sub>CC</sub>  | supply current          |                                                                                     | -              | 50   | mA     |
| I <sub>GND</sub> | ground current          |                                                                                     | -              | -50  | mA     |
| T <sub>stg</sub> | storage temperature     |                                                                                     | -65            | +150 | °C     |
| P <sub>tot</sub> | total power dissipation | SO16 package                                                                        | <sup>[1]</sup> | -    | 500 mW |
|                  |                         | SSOP16 package                                                                      | <sup>[2]</sup> | -    | 500 mW |
|                  |                         | TSSOP16 package                                                                     | <sup>[2]</sup> | -    | 500 mW |
|                  |                         | DHVQFN16 package                                                                    | <sup>[3]</sup> | -    | 500 mW |

[1] For SO16 package: P<sub>tot</sub> derates linearly with 8 mW/K above 70 °C.

[2] For SSOP16 and TSSOP16 packages: P<sub>tot</sub> derates linearly with 5.5 mW/K above 60 °C.

[3] For DHVQFN16 package: P<sub>tot</sub> derates linearly with 4.5 mW/K above 60 °C.

## 8. Recommended operating conditions

**Table 5. Recommended operating conditions**

| Symbol              | Parameter                           | Conditions        | 74HC123 |      |          | 74HCT123 |      |          | Unit |
|---------------------|-------------------------------------|-------------------|---------|------|----------|----------|------|----------|------|
|                     |                                     |                   | Min     | Typ  | Max      | Min      | Typ  | Max      |      |
| $V_{CC}$            | supply voltage                      |                   | 2.0     | 5.0  | 6.0      | 4.5      | 5.0  | 5.5      | V    |
| $V_I$               | input voltage                       |                   | 0       | -    | $V_{CC}$ | 0        | -    | $V_{CC}$ | V    |
| $V_O$               | output voltage                      |                   | 0       | -    | $V_{CC}$ | 0        | -    | $V_{CC}$ | V    |
| $\Delta t/\Delta V$ | input transition rise and fall rate | $n\bar{R}D$ input |         |      |          |          |      |          |      |
|                     |                                     | $V_{CC} = 2.0$ V  | -       | -    | 625      | -        | -    | -        | ns/V |
|                     |                                     | $V_{CC} = 4.5$ V  | -       | 1.67 | 139      | -        | 1.67 | 139      | ns/V |
|                     |                                     | $V_{CC} = 6.0$ V  | -       | -    | 83       | -        | -    | -        | ns/V |
| $T_{amb}$           | ambient temperature                 |                   | -40     | +25  | +125     | -40      | +25  | +125     | °C   |

## 9. Static characteristics

**Table 6. Static characteristics**

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol         | Parameter                 | Conditions                                            | 25 °C |      |           | −40 °C to +85 °C |           | −40 °C to +125 °C |           | Unit    |
|----------------|---------------------------|-------------------------------------------------------|-------|------|-----------|------------------|-----------|-------------------|-----------|---------|
|                |                           |                                                       | Min   | Typ  | Max       | Min              | Max       | Min               | Max       |         |
| <b>74HC123</b> |                           |                                                       |       |      |           |                  |           |                   |           |         |
| $V_{IH}$       | HIGH-level input voltage  | $V_{CC} = 2.0$ V                                      | 1.5   | 1.2  | -         | 1.5              | -         | 1.5               | -         | V       |
|                |                           | $V_{CC} = 4.5$ V                                      | 3.15  | 2.4  | -         | 3.15             | -         | 3.15              | -         | V       |
|                |                           | $V_{CC} = 6.0$ V                                      | 4.2   | 3.2  | -         | 4.2              | -         | 4.2               | -         | V       |
| $V_{IL}$       | LOW-level input voltage   | $V_{CC} = 2.0$ V                                      | -     | 0.8  | 0.5       | -                | 0.5       | -                 | 0.5       | V       |
|                |                           | $V_{CC} = 4.5$ V                                      | -     | 2.1  | 1.35      | -                | 1.35      | -                 | 1.35      | V       |
|                |                           | $V_{CC} = 6.0$ V                                      | -     | 2.8  | 1.8       | -                | 1.8       | -                 | 1.8       | V       |
| $V_{OH}$       | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$                            |       |      |           |                  |           |                   |           |         |
|                |                           | $I_O = -20 \mu A; V_{CC} = 2.0$ V                     | 1.9   | 2.0  | -         | 1.9              | -         | 1.9               | -         | V       |
|                |                           | $I_O = -20 \mu A; V_{CC} = 4.5$ V                     | 4.4   | 4.5  | -         | 4.4              | -         | 4.4               | -         | V       |
|                |                           | $I_O = -20 \mu A; V_{CC} = 6.0$ V                     | 5.9   | 6.0  | -         | 5.9              | -         | 5.9               | -         | V       |
|                |                           | $I_O = -4 mA; V_{CC} = 4.5$ V                         | 3.98  | 4.32 | -         | 3.84             | -         | 3.7               | -         | V       |
|                |                           | $I_O = -5.2 mA; V_{CC} = 6.0$ V                       | 5.48  | 5.81 | -         | 5.34             | -         | 5.2               | -         | V       |
| $V_{OL}$       | LOW-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$                            |       |      |           |                  |           |                   |           |         |
|                |                           | $I_O = 20 \mu A; V_{CC} = 2.0$ V                      | -     | 0    | 0.1       | -                | 0.1       | -                 | 0.1       | V       |
|                |                           | $I_O = 20 \mu A; V_{CC} = 4.5$ V                      | -     | 0    | 0.1       | -                | 0.1       | -                 | 0.1       | V       |
|                |                           | $I_O = 20 \mu A; V_{CC} = 6.0$ V                      | -     | 0    | 0.1       | -                | 0.1       | -                 | 0.1       | V       |
|                |                           | $I_O = 4 mA; V_{CC} = 4.5$ V                          | -     | 0.15 | 0.26      | -                | 0.33      | -                 | 0.4       | V       |
|                |                           | $I_O = 5.2 mA; V_{CC} = 6.0$ V                        | -     | 0.16 | 0.26      | -                | 0.33      | -                 | 0.4       | V       |
| $I_I$          | input leakage current     | $V_I = V_{CC}$ or GND; $V_{CC} = 6.0$ V               | -     | -    | $\pm 0.1$ | -                | $\pm 1.0$ | -                 | $\pm 1.0$ | $\mu A$ |
| $I_{CC}$       | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0 A$ ; $V_{CC} = 6.0$ V | -     | -    | 8.0       | -                | 80        | -                 | 160       | $\mu A$ |

**Table 6. Static characteristics ...continued**

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                 | Conditions                                                                                                                                                 | 25 °C |      |           | −40 °C to +85 °C |           | −40 °C to +125 °C |           | Unit          |
|-----------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-----------|------------------|-----------|-------------------|-----------|---------------|
|                 |                           |                                                                                                                                                            | Min   | Typ  | Max       | Min              | Max       | Min               | Max       |               |
| $C_I$           | input capacitance         |                                                                                                                                                            | -     | 3.5  | -         | -                | -         | -                 | -         | pF            |
| <b>74HCT123</b> |                           |                                                                                                                                                            |       |      |           |                  |           |                   |           |               |
| $V_{IH}$        | HIGH-level input voltage  | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                                                                                 | 2.0   | 1.6  | -         | 2.0              | -         | 2.0               | -         | V             |
| $V_{IL}$        | LOW-level input voltage   | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                                                                                 | -     | 1.2  | 0.8       | -                | 0.8       | -                 | 0.8       | V             |
| $V_{OH}$        | HIGH-level output voltage | $V_I = V_{IH} \text{ or } V_{IL}; V_{CC} = 4.5 \text{ V}$                                                                                                  |       |      |           |                  |           |                   |           |               |
|                 |                           | $I_O = -20 \mu\text{A}$                                                                                                                                    | 4.4   | 4.5  | -         | 4.4              | -         | 4.4               | -         | V             |
|                 |                           | $I_O = -4 \text{ mA}$                                                                                                                                      | 3.98  | 4.32 | -         | 3.84             | -         | 3.7               | -         | V             |
| $V_{OL}$        | LOW-level output voltage  | $V_I = V_{IH} \text{ or } V_{IL}; V_{CC} = 4.5 \text{ V}$                                                                                                  |       |      |           |                  |           |                   |           |               |
|                 |                           | $I_O = 20 \mu\text{A}$                                                                                                                                     | -     | 0    | 0.1       | -                | 0.1       | -                 | 0.1       | V             |
|                 |                           | $I_O = 4.0 \text{ mA}$                                                                                                                                     | -     | 0.15 | 0.26      | -                | 0.33      | -                 | 0.4       | V             |
| $I_I$           | input leakage current     | $V_I = V_{CC} \text{ or GND}; V_{CC} = 5.5 \text{ V}$                                                                                                      | -     | -    | $\pm 0.1$ | -                | $\pm 1.0$ | -                 | $\pm 1.0$ | $\mu\text{A}$ |
| $I_{CC}$        | supply current            | $V_I = V_{CC} \text{ or GND}; I_O = 0 \text{ A}; V_{CC} = 5.5 \text{ V}$                                                                                   | -     | -    | 8.0       | -                | 80        | -                 | 160       | $\mu\text{A}$ |
| $\Delta I_{CC}$ | additional supply current | per input pin; $I_O = 0 \text{ A}$ ;<br>$V_I = V_{CC} - 2.1 \text{ V}$ ;<br>other inputs at $V_{CC}$ or GND;<br>$V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |       |      |           |                  |           |                   |           |               |
|                 |                           | pins $n\bar{A}$ , $nB$                                                                                                                                     | -     | 35   | 125       | -                | 160       | -                 | 170       | $\mu\text{A}$ |
|                 |                           | pin $n\bar{RD}$                                                                                                                                            | -     | 50   | 180       | -                | 225       | -                 | 245       | $\mu\text{A}$ |
| $C_I$           | input capacitance         |                                                                                                                                                            | -     | 3.5  | -         | -                | -         | -                 | -         | pF            |

## 10. Dynamic characteristics

**Table 7. Dynamic characteristics**

Voltages are referenced to GND (ground = 0 V);  $C_L = 50 \text{ pF}$  unless otherwise specified; for test circuit see [Figure 12](#).

| Symbol         | Parameter         | Conditions                                                                                                                                                                                  | 25 °C |     |     | −40 °C to +85 °C |     | −40 °C to +125 °C |     | Unit |
|----------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-----|------------------|-----|-------------------|-----|------|
|                |                   |                                                                                                                                                                                             | Min   | Typ | Max | Min              | Max | Min               | Max |      |
| <b>74HC123</b> |                   |                                                                                                                                                                                             |       |     |     |                  |     |                   |     |      |
| $t_{pd}$       | propagation delay | $n\overline{RD}$ , $n\overline{A}$ , $nB$ to $nQ$ or $n\overline{Q}$ ; <a href="#">[1]</a><br>$C_{EXT} = 0 \text{ pF}$ ;<br>$R_{EXT} = 5 \text{ k}\Omega$ ;<br>see <a href="#">Figure 9</a> |       |     |     |                  |     |                   |     |      |
|                |                   | $V_{CC} = 2.0 \text{ V}$                                                                                                                                                                    | -     | 83  | 255 | -                | 320 | -                 | 385 | ns   |
|                |                   | $V_{CC} = 4.5 \text{ V}$                                                                                                                                                                    | -     | 30  | 51  | -                | 64  | -                 | 77  | ns   |
|                |                   | $V_{CC} = 5 \text{ V}; C_L = 15 \text{ pF}$                                                                                                                                                 | -     | 26  | -   | -                | -   | -                 | -   | ns   |
|                |                   | $V_{CC} = 6.0 \text{ V}$                                                                                                                                                                    | -     | 24  | 43  | -                | 54  | -                 | 65  | ns   |
|                |                   | $n\overline{RD}$ (reset) to $nQ$ or $n\overline{Q}$ ;<br>$C_{EXT} = 0 \text{ pF}$ ;<br>$R_{EXT} = 5 \text{ k}\Omega$ ;<br>see <a href="#">Figure 9</a>                                      |       |     |     |                  |     |                   |     |      |
|                |                   | $V_{CC} = 2.0 \text{ V}$                                                                                                                                                                    | -     | 66  | 215 | -                | 270 | -                 | 325 | ns   |
|                |                   | $V_{CC} = 4.5 \text{ V}$                                                                                                                                                                    | -     | 24  | 43  | -                | 54  | -                 | 65  | ns   |
|                |                   | $V_{CC} = 5 \text{ V}; C_L = 15 \text{ pF}$                                                                                                                                                 | -     | 20  | -   | -                | -   | -                 | -   | ns   |
|                |                   | $V_{CC} = 6.0 \text{ V}$                                                                                                                                                                    | -     | 19  | 37  | -                | 46  | -                 | 55  | ns   |
|                |                   | $t_t$ see <a href="#">Figure 9</a> <a href="#">[1]</a>                                                                                                                                      |       |     |     |                  |     |                   |     |      |
|                |                   | $V_{CC} = 2.0 \text{ V}$                                                                                                                                                                    | -     | 19  | 75  | -                | 95  | -                 | 110 | ns   |
|                |                   | $V_{CC} = 4.5 \text{ V}$                                                                                                                                                                    | -     | 7   | 15  | -                | 19  | -                 | 22  | ns   |
|                |                   | $V_{CC} = 6.0 \text{ V}$                                                                                                                                                                    | -     | 6   | 13  | -                | 16  | -                 | 19  | ns   |
| $t_w$          | pulse width       | $n\overline{A}$ LOW; see <a href="#">Figure 10</a>                                                                                                                                          |       |     |     |                  |     |                   |     |      |
|                |                   | $V_{CC} = 2.0 \text{ V}$                                                                                                                                                                    | 100   | 8   | -   | 125              | -   | 150               | -   | ns   |
|                |                   | $V_{CC} = 4.5 \text{ V}$                                                                                                                                                                    | 20    | 3   | -   | 25               | -   | 30                | -   | ns   |
|                |                   | $V_{CC} = 6.0 \text{ V}$                                                                                                                                                                    | 17    | 2   | -   | 21               | -   | 26                | -   | ns   |
|                |                   | $nB$ HIGH; see <a href="#">Figure 10</a>                                                                                                                                                    |       |     |     |                  |     |                   |     |      |
|                |                   | $V_{CC} = 2.0 \text{ V}$                                                                                                                                                                    | 100   | 17  | -   | 125              | -   | 150               | -   | ns   |
|                |                   | $V_{CC} = 4.5 \text{ V}$                                                                                                                                                                    | 20    | 6   | -   | 25               | -   | 30                | -   | ns   |
|                |                   | $V_{CC} = 6.0 \text{ V}$                                                                                                                                                                    | 17    | 5   | -   | 21               | -   | 26                | -   | ns   |
|                |                   | $n\overline{RD}$ LOW; see <a href="#">Figure 11</a>                                                                                                                                         |       |     |     |                  |     |                   |     |      |
|                |                   | $V_{CC} = 2.0 \text{ V}$                                                                                                                                                                    | 100   | 14  | -   | 125              | -   | 150               | -   | ns   |
|                |                   | $V_{CC} = 4.5 \text{ V}$                                                                                                                                                                    | 20    | 5   | -   | 25               | -   | 30                | -   | ns   |
|                |                   | $V_{CC} = 6.0 \text{ V}$                                                                                                                                                                    | 17    | 4   | -   | 21               | -   | 26                | -   | ns   |
|                |                   | $nQ$ HIGH and $n\overline{Q}$ LOW; <a href="#">[2]</a><br>$V_{CC} = 5.0 \text{ V}$ ;<br>see <a href="#">Figure 10</a> and <a href="#">11</a>                                                |       |     |     |                  |     |                   |     |      |
|                |                   | $C_{EXT} = 100 \text{ nF}$ ;<br>$R_{EXT} = 10 \text{ k}\Omega$                                                                                                                              | -     | 450 | -   | -                | -   | -                 | -   | μs   |
|                |                   | $C_{EXT} = 0 \text{ pF}$ ;<br>$R_{EXT} = 5 \text{ k}\Omega$                                                                                                                                 | -     | 75  | -   | -                | -   | -                 | -   | ns   |

**Table 7. Dynamic characteristics ...continued**Voltages are referenced to GND (ground = 0 V);  $C_L = 50 \text{ pF}$  unless otherwise specified; for test circuit see [Figure 12](#).

| Symbol            | Parameter                     | Conditions                                                                                                                                                                             | 25 °C |     |      | −40 °C to +85 °C |     | −40 °C to +125 °C |     | Unit             |
|-------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------------------|-----|-------------------|-----|------------------|
|                   |                               |                                                                                                                                                                                        | Min   | Typ | Max  | Min              | Max | Min               | Max |                  |
| $t_{\text{trig}}$ | retrigger time                | $n\bar{A}$ , $nB$ ; $C_{\text{EXT}} = 0 \text{ pF}$ ; <a href="#">[3][4]</a><br>$R_{\text{EXT}} = 5 \text{ k}\Omega$ ; $V_{\text{CC}} = 5.0 \text{ V}$ ; see <a href="#">Figure 10</a> | -     | 110 | -    | -                | -   | -                 | -   | ns               |
| $R_{\text{EXT}}$  | external timing resistor      | see <a href="#">Figure 7</a>                                                                                                                                                           |       |     |      |                  |     |                   |     |                  |
|                   |                               | $V_{\text{CC}} = 2.0 \text{ V}$                                                                                                                                                        | 10    | -   | 1000 | -                | -   | -                 | -   | $\text{k}\Omega$ |
|                   |                               | $V_{\text{CC}} = 5.0 \text{ V}$                                                                                                                                                        | 2     | -   | 1000 | -                | -   | -                 | -   | $\text{k}\Omega$ |
| $C_{\text{EXT}}$  | external timing capacitor     | $V_{\text{CC}} = 5.0 \text{ V}$ ; see <a href="#">Figure 7</a> <a href="#">[4]</a>                                                                                                     | -     | -   | -    | -                | -   | -                 | -   | $\text{pF}$      |
| $C_{\text{PD}}$   | power dissipation capacitance | per monostable; $V_I = \text{GND}$ to $V_{\text{CC}}$ <a href="#">[5]</a>                                                                                                              | -     | 54  | -    | -                | -   | -                 | -   | $\text{pF}$      |
| <b>74HCT123</b>   |                               |                                                                                                                                                                                        |       |     |      |                  |     |                   |     |                  |
| $t_{\text{PHL}}$  | HIGH to LOW propagation delay | $n\bar{D}$ , $n\bar{A}$ , $nB$ to $nQ$ or $n\bar{Q}$ ; $C_{\text{EXT}} = 0 \text{ pF}$ ; $R_{\text{EXT}} = 5 \text{ k}\Omega$ ; see <a href="#">Figure 9</a>                           |       |     |      |                  |     |                   |     |                  |
|                   |                               | $V_{\text{CC}} = 4.5 \text{ V}$                                                                                                                                                        | -     | 30  | 51   | -                | 64  | -                 | 77  | ns               |
|                   |                               | $V_{\text{CC}} = 5 \text{ V}$ ; $C_L = 15 \text{ pF}$                                                                                                                                  | -     | 26  | -    | -                | -   | -                 | -   | ns               |
|                   |                               | $n\bar{D}$ (reset) to $nQ$ or $n\bar{Q}$ ; $C_{\text{EXT}} = 0 \text{ pF}$ ; $R_{\text{EXT}} = 5 \text{ k}\Omega$ ; see <a href="#">Figure 9</a>                                       |       |     |      |                  |     |                   |     |                  |
|                   |                               | $V_{\text{CC}} = 4.5 \text{ V}$                                                                                                                                                        | -     | 27  | 46   | -                | 58  | -                 | 69  | ns               |
|                   |                               | $V_{\text{CC}} = 5 \text{ V}$ ; $C_L = 15 \text{ pF}$                                                                                                                                  | -     | 23  | -    | -                | -   | -                 | -   | ns               |
| $t_{\text{PLH}}$  | LOW to HIGH propagation delay | $n\bar{D}$ , $n\bar{A}$ , $nB$ to $nQ$ or $n\bar{Q}$ ; $C_{\text{EXT}} = 0 \text{ pF}$ ; $R_{\text{EXT}} = 5 \text{ k}\Omega$ ; see <a href="#">Figure 9</a>                           |       |     |      |                  |     |                   |     |                  |
|                   |                               | $V_{\text{CC}} = 4.5 \text{ V}$                                                                                                                                                        | -     | 28  | 51   | -                | 64  | -                 | 77  | ns               |
|                   |                               | $V_{\text{CC}} = 5 \text{ V}$ ; $C_L = 15 \text{ pF}$                                                                                                                                  | -     | 26  | -    | -                | -   | -                 | -   | ns               |
|                   |                               | $n\bar{D}$ (reset) to $nQ$ or $n\bar{Q}$ ; $C_{\text{EXT}} = 0 \text{ pF}$ ; $R_{\text{EXT}} = 5 \text{ k}\Omega$ ; see <a href="#">Figure 9</a>                                       |       |     |      |                  |     |                   |     |                  |
|                   |                               | $V_{\text{CC}} = 4.5 \text{ V}$                                                                                                                                                        | -     | 23  | 46   | -                | 58  | -                 | 69  | ns               |
|                   |                               | $V_{\text{CC}} = 5 \text{ V}$ ; $C_L = 15 \text{ pF}$                                                                                                                                  | -     | 23  | -    | -                | -   | -                 | -   | ns               |
| $t_t$             | transition time               | $V_{\text{CC}} = 4.5 \text{ V}$ ; see <a href="#">Figure 9</a> <a href="#">[1]</a>                                                                                                     | -     | 7   | 15   | -                | 19  | -                 | 22  | ns               |

Table 7. Dynamic characteristics ...continued

Voltages are referenced to GND (ground = 0 V);  $C_L = 50 \text{ pF}$  unless otherwise specified; for test circuit see [Figure 12](#).

| Symbol     | Parameter                     | Conditions                                                                                                                                    | 25 °C               |     |      | −40 °C to +85 °C |     | −40 °C to +125 °C |     | Unit |
|------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|------|------------------|-----|-------------------|-----|------|
|            |                               |                                                                                                                                               | Min                 | Typ | Max  | Min              | Max | Min               | Max |      |
| $t_W$      | pulse width                   | $V_{CC} = 4.5 \text{ V}$                                                                                                                      |                     |     |      |                  |     |                   |     |      |
|            |                               | $n\bar{A}$ LOW; see <a href="#">Figure 10</a>                                                                                                 | 20                  | 3   | -    | 25               | -   | 30                | -   | ns   |
|            |                               | $nB$ HIGH; see <a href="#">Figure 10</a>                                                                                                      | 20                  | 5   | -    | 25               | -   | 30                | -   | ns   |
|            |                               | $n\bar{R}D$ LOW; see <a href="#">Figure 11</a>                                                                                                | 20                  | 7   | -    | 25               | -   | 30                | -   | ns   |
|            |                               | $nQ$ HIGH and $n\bar{Q}$ LOW; <a href="#">[2]</a><br>$V_{CC} = 5.0 \text{ V}$ ;<br>see <a href="#">Figure 10</a> and <a href="#">11</a>       |                     |     |      |                  |     |                   |     |      |
|            |                               | $C_{EXT} = 100 \text{ nF}$ ;<br>$R_{EXT} = 10 \text{ k}\Omega$                                                                                | -                   | 450 | -    | -                | -   | -                 | -   | μs   |
| $t_{trig}$ | retrigger time                | $n\bar{A}$ , $nB$ ; $C_{EXT} = 0 \text{ pF}$ ;<br>$R_{EXT} = 5 \text{ k}\Omega$ ; $V_{CC} = 5.0 \text{ V}$ ;<br>see <a href="#">Figure 10</a> | -                   | 110 | -    | -                | -   | -                 | -   | ns   |
|            |                               | <a href="#">[3][4]</a>                                                                                                                        |                     |     |      |                  |     |                   |     |      |
| $R_{EXT}$  | external timing resistor      | $V_{CC} = 5.0 \text{ V}$ ; see <a href="#">Figure 7</a>                                                                                       | 2                   | -   | 1000 | -                | -   | -                 | -   | kΩ   |
| $C_{EXT}$  | external timing capacitor     | $V_{CC} = 5.0 \text{ V}$ ; see <a href="#">Figure 7</a>                                                                                       | <a href="#">[4]</a> | -   | -    | -                | -   | -                 | -   | pF   |
| $C_{PD}$   | power dissipation capacitance | per monostable;<br>$V_I = \text{GND to } V_{CC} - 1.5 \text{ V}$                                                                              | <a href="#">[5]</a> | -   | 56   | -                | -   | -                 | -   | pF   |

[1]  $t_{pd}$  is the same as  $t_{PHL}$  and  $t_{PLH}$ ;  $t_t$  is the same as  $t_{THL}$  and  $t_{TLH}$ [2] For other  $R_{EXT}$  and  $C_{EXT}$  combinations see [Figure 7](#). If  $C_{EXT} > 10 \text{ nF}$ , the next formula is valid. $t_W = K \times R_{EXT} \times C_{EXT}$ , where: $t_W$  = typical output pulse width in ns; $R_{EXT}$  = external resistor in kΩ; $C_{EXT}$  = external capacitor in pF; $K$  = constant = 0.45 for  $V_{CC} = 5.0 \text{ V}$  and 0.55 for  $V_{CC} = 2.0 \text{ V}$ .

The inherent test jig and pin capacitance at pins 15 and 7 (nREXT/CEXT) is approximately 7 pF.

[3] The time to retrigger the monostable multivibrator depends on the values of  $R_{EXT}$  and  $C_{EXT}$ . The output pulse width will only be extended when the time between the active-going edges of the trigger input pulses meets the minimum retrigger time. If  $C_{EXT} > 10 \text{ pF}$ , the next formula (at  $V_{CC} = 5.0 \text{ V}$ ) for the setup time of a retrigger pulse is valid: $t_{trig} = 30 + 0.19 \times R_{EXT} \times C_{EXT}^{0.9} + 13 \times R_{EXT}^{1.05}$ , where: $t_{trig}$  = retrigger time in ns; $C_{EXT}$  = external capacitor in pF;  $R_{EXT}$  = external resistor in kΩ.

The inherent test jig and pin capacitance at pins 15 and 7 (nREXT/CEXT) is 7 pF.

[4] When the device is powered-up, initiate the device via a reset pulse, when  $C_{EXT} < 50 \text{ pF}$ .[5]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in μW). $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum(C_L \times V_{CC}^2 \times f_o) + 0.75 \times C_{EXT} \times V_{CC}^2 \times f_o + D \times 16 \times V_{CC}$  where: $f_i$  = input frequency in MHz; $f_o$  = output frequency in MHz; $D$  = duty factor in %; $C_L$  = output load capacitance in pF; $V_{CC}$  = supply voltage in V; $C_{EXT}$  = timing capacitance in pF; $\sum(C_L \times V_{CC}^2 \times f_o)$  sum of outputs.



$V_{CC} = 5.0\text{ V}$ ;  $T_{amb} = 25\text{ }^{\circ}\text{C}$ .

- (1)  $R_{EXT} = 100\text{ k}\Omega$
- (2)  $R_{EXT} = 50\text{ k}\Omega$
- (3)  $R_{EXT} = 10\text{ k}\Omega$
- (4)  $R_{EXT} = 2\text{ k}\Omega$

**Fig 7. Typical output pulse width as a function of the external capacitor value**



$C_{EXT} = 10\text{ nF}$ ;  $R_{EXT} = 10\text{ k}\Omega$  to  $100\text{ k}\Omega$ .

$T_{amb} = 25\text{ }^{\circ}\text{C}$ .

**Fig 8. 74HC123 typical 'K' factor as function of  $V_{CC}$**

## 11. Waveforms



Measurement points are given in [Table 8](#).

$V_{OL}$  and  $V_{OH}$  are typical voltage output levels that occur with the output load.

**Fig 9. Propagation delays from inputs ( $n\bar{A}$ ,  $nB$ ,  $n\bar{RD}$ ) to outputs ( $nQ$ ,  $n\bar{Q}$ ) and output transition times**



$n\overline{RD}$  = HIGH

Fig 10. Output pulse control using retrigger pulse



$n\overline{A}$  = LOW

Fig 11. Output pulse control using reset input nRD



001aad983

Test data is given in [Table 8](#).

Definitions test circuit:

$R_T$  = Termination resistance should be equal to output impedance  $Z_o$  of the pulse generator.

$C_L$  = Load capacitance including jig and probe capacitance.

$R_L$  = Load resistance.

$S1$  = Test selection switch.

**Fig 12. Test circuit for measuring switching times**

**Table 8. Test data**

| Type     | Input    |            | Load         |                    | S1 position |
|----------|----------|------------|--------------|--------------------|-------------|
|          | $V_I$    | $t_r, t_f$ | $C_L$        | $R_L$              |             |
| 74HC123  | $V_{CC}$ | 6 ns       | 15 pF, 50 pF | $1\text{ k}\Omega$ | open        |
| 74HCT123 | 3 V      | 6 ns       | 15 pF, 50 pF | $1\text{ k}\Omega$ | open        |

## 12. Application information

### 12.1 Timing component connections

The basic output pulse width is essentially determined by the values of the external timing components  $R_{EXT}$  and  $C_{EXT}$ .



(1) For minimum noise generation it is recommended to ground pins 6 (2CEXT) and 14 (1CEXT) externally to pin 8 (GND).

**Fig 13. Timing component connections**

### 12.2 Power-up considerations

When the monostable is powered-up it may produce an output pulse, with a pulse width defined by the values of  $R_{EXT}$  and  $C_{EXT}$ . This output pulse can be eliminated using the circuit shown in [Figure 14](#).



**Fig 14. Power-up output pulse elimination circuit**

### 12.3 Power-down considerations

A large capacitor  $C_{EXT}$  may cause problems when powering-down the monostable due to the energy stored in this capacitor. When a system containing this device is powered-down or a rapid decrease of  $V_{CC}$  to zero occurs, the monostable may sustain damage, due to the capacitor discharging through the input protection diodes. To avoid this possibility, use a damping diode ( $D_{EXT}$ ) preferably a germanium or Schottky type diode able to withstand large current surges and connect as shown in [Figure 15](#).



### 13. Package outline

SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max.      | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | c                | D <sup>(1)</sup> | E <sup>(1)</sup> | e    | H <sub>E</sub> | L     | L <sub>p</sub> | Q              | v    | w    | y     | Z <sup>(1)</sup> | θ  |
|--------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 1.75<br>0.10   | 0.25<br>1.25   | 1.45           | 0.25           | 0.49<br>0.36   | 0.25<br>0.19     | 10.0<br>9.8      | 4.0<br>3.8       | 1.27 | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6     | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069<br>0.004 | 0.010<br>0.049 | 0.057<br>0.049 | 0.01           | 0.019<br>0.014 | 0.0100<br>0.0075 | 0.39<br>0.38     | 0.16<br>0.15     | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.020 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |        |       |  | EUROPEAN<br>PROJECTION | ISSUE DATE           |
|--------------------|------------|--------|-------|--|------------------------|----------------------|
|                    | IEC        | JEDEC  | JEITA |  |                        |                      |
| SOT109-1           | 076E07     | MS-012 |       |  |                        | 99-12-27<br>03-02-19 |

Fig 16. Package outline SOT109-1 (SO16)

SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm

SOT338-1



Fig 17. Package outline SOT338-1 (SSOP16)

TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm

SOT403-1



Fig 18. Package outline SOT403-1 (TSSOP16)

DHVQFN16: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads;  
16 terminals; body 2.5 x 3.5 x 0.85 mm SOT763-1



Fig 19. Package outline SOT763-1 (DHVQFN16)

## 14. Abbreviations

**Table 9. Abbreviations**

| Acronym | Abbreviation                                   |
|---------|------------------------------------------------|
| CMOS    | Complementary Metal Oxide Semiconductor        |
| DUT     | Device Under Test                              |
| ESD     | ElectroStatic Discharge                        |
| HBM     | Human Body Model                               |
| LSTTL   | Low-power Schottky Transistor-Transistor Logic |
| MM      | Machine Model                                  |

## 15. Revision history

**Table 10. Revision history**

| Document ID         | Release date                                                                                                                                  | Data sheet status     | Change notice | Supersedes          |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|---------------------|
| 74HC_HCT123 v.10    | 20151203                                                                                                                                      | Product data sheet    | -             | 74HC_HCT123 v.9     |
| Modifications:      | <ul style="list-style-type: none"> <li>Type numbers 74HC123N and 74HCT123N (SOT38-4) removed.</li> </ul>                                      |                       |               |                     |
| 74HC_HCT123 v.9     | 20150119                                                                                                                                      | Product data sheet    | -             | 74HC_HCT123 v.8     |
| Modifications:      | <ul style="list-style-type: none"> <li><a href="#">Table 7</a>: Power dissipation capacitance condition for 74HCT123 is corrected.</li> </ul> |                       |               |                     |
| 74HC_HCT123 v.8     | 20111216                                                                                                                                      | Product data sheet    | -             | 74HC_HCT123 v.7     |
| Modifications:      | <ul style="list-style-type: none"> <li>Legal pages updated.</li> </ul>                                                                        |                       |               |                     |
| 74HC_HCT123 v.7     | 20110825                                                                                                                                      | Product data sheet    | -             | 74HC_HCT123 v.6     |
| 74HC_HCT123 v.6     | 20110314                                                                                                                                      | Product data sheet    | -             | 74HC_HCT123 v.5     |
| 74HC_HCT123 v.5     | 20090713                                                                                                                                      | Product data sheet    | -             | 74HC_HCT123 v.4     |
| 74HC_HCT123 v.4     | 20060616                                                                                                                                      | Product data sheet    | -             | 74HC_HCT123 v.3     |
| 74HC_HCT123 v.3     | 20040511                                                                                                                                      | Product specification | -             | 74HC_HCT123_CNV v.2 |
| 74HC_HCT123_CNV v.2 | 19980708                                                                                                                                      | Product specification | -             | -                   |

## 16. Legal information

### 16.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <http://www.nxp.com>.

### 16.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet** — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 16.3 Disclaimers

**Limited warranty and liability** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Limiting values** — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale** — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <http://www.nxp.com/profile/terms>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

## 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 17. Contact information

For more information, please visit: <http://www.nxp.com>

For sales office addresses, please send an email to: [salesaddresses@nxp.com](mailto:salesaddresses@nxp.com)

## 18. Contents

---

|           |                                               |           |
|-----------|-----------------------------------------------|-----------|
| <b>1</b>  | <b>General description</b> .....              | <b>1</b>  |
| <b>2</b>  | <b>Features and benefits</b> .....            | <b>1</b>  |
| <b>3</b>  | <b>Ordering information</b> .....             | <b>2</b>  |
| <b>4</b>  | <b>Functional diagram</b> .....               | <b>2</b>  |
| <b>5</b>  | <b>Pinning information</b> .....              | <b>4</b>  |
| 5.1       | Pinning .....                                 | 4         |
| 5.2       | Pin description .....                         | 4         |
| <b>6</b>  | <b>Functional description</b> .....           | <b>5</b>  |
| <b>7</b>  | <b>Limiting values</b> .....                  | <b>5</b>  |
| <b>8</b>  | <b>Recommended operating conditions</b> ..... | <b>6</b>  |
| <b>9</b>  | <b>Static characteristics</b> .....           | <b>6</b>  |
| <b>10</b> | <b>Dynamic characteristics</b> .....          | <b>8</b>  |
| <b>11</b> | <b>Waveforms</b> .....                        | <b>12</b> |
| <b>12</b> | <b>Application information</b> .....          | <b>15</b> |
| 12.1      | Timing component connections .....            | 15        |
| 12.2      | Power-up considerations .....                 | 15        |
| 12.3      | Power-down considerations .....               | 16        |
| <b>13</b> | <b>Package outline</b> .....                  | <b>17</b> |
| <b>14</b> | <b>Abbreviations</b> .....                    | <b>21</b> |
| <b>15</b> | <b>Revision history</b> .....                 | <b>21</b> |
| <b>16</b> | <b>Legal information</b> .....                | <b>22</b> |
| 16.1      | Data sheet status .....                       | 22        |
| 16.2      | Definitions.....                              | 22        |
| 16.3      | Disclaimers.....                              | 22        |
| 16.4      | Trademarks.....                               | 23        |
| <b>17</b> | <b>Contact information</b> .....              | <b>23</b> |
| <b>18</b> | <b>Contents</b> .....                         | <b>24</b> |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP Semiconductors N.V. 2015.

All rights reserved.

For more information, please visit: <http://www.nxp.com>

For sales office addresses, please send an email to: [salesaddresses@nxp.com](mailto:salesaddresses@nxp.com)

Date of release: 3 December 2015

Document identifier: 74HC\_HCT123

# Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[NXP](#):

[74HCT123D/AUJ](#) [74HC123D/AUJ](#)