

#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>)

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

## INTEGRATED CIRCUITS

## DATA SHEET

# **74LV03**Quad 2-input NAND gate

Product data Supersedes data of 1998 Apr 20





### **Quad 2-input NAND gate**

74LV03

#### **FEATURES**

- Wide operating voltage: 1.0 V to 5.5 V
- Optimized for Low Voltage applications: 1.0 V to 3.6 V
- Accepts TTL input levels between V<sub>CC</sub> = 2.7 V and V<sub>CC</sub> = 3.6 V
- Typical  $V_{OLP}$  (output ground bounce) < 0.8 V @  $V_{CC}$  = 3.3 V, T<sub>amb</sub> = 25 °C
- Typical V<sub>OHV</sub> (output V<sub>OH</sub> undershoot) > 2 V @ V<sub>CC</sub> = 3.3 V, T<sub>amb</sub> = 25 °C
- Level shifter capability
- Output capability: standard (open drain)
- I<sub>CC</sub> category: SSI

#### DESCRIPTION

The 74LV03 is a low-voltage Si-gate CMOS device and is pin and function compatible with 74HC/HCT03.

The 74LV03 provides the 2-input NAND function.

The 74LV03 has open-drain N-transistor outputs, which are not clamped by a diode connected to  $V_{\mbox{\footnotesize{CC}}}.$  In the OFF-state, i.e., when one input is LOW, the output may be pulled to any voltage between GND and V<sub>Omax</sub>. This allows the device to be used as a LOW-to-HIGH or HIGH-to-LOW level shifter. For digital operation and OR-tied output applications, these devices must have a pull-up resistor to establish a logic HIGH level.

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb} = 25 \, ^{\circ}C$ ;  $t_r = t_f \le 2.5 \, \text{ns}$ 

| SYMBOL                             | PARAMETER                              | CONDITIONS                                        | TYPICAL | UNIT |
|------------------------------------|----------------------------------------|---------------------------------------------------|---------|------|
| t <sub>PZL</sub> /t <sub>PLZ</sub> | Propagation delay<br>nA, nB to nY      | C <sub>L</sub> = 15 pF<br>V <sub>CC</sub> = 3.3 V | 8       | ns   |
| C <sub>I</sub> Input capacitance   |                                        |                                                   | 3.5     | pF   |
| C <sub>PD</sub>                    | Power dissipation capacitance per gate | Notes 1, 2                                        | 4       | pF   |

#### NOTES:

- $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ )
  - $$\begin{split} &P_D = C_{PD} \times V_{CC}{}^2 \times f_i \times N + \Sigma \left( C_L \times V_{CC}{}^2 \times f_o \right) \quad \text{where:} \\ &N = \text{the number of outputs switching;} \end{split}$$

  - $f_i$  = input frequency in MHz;  $C_L$  = output load capacitance in pF;  $f_o$  = output frequency in MHz;  $V_{CC}$  = supply voltage in V;

  - $\Sigma$  (C<sub>L</sub> × V<sub>CC</sub><sup>2</sup> × f<sub>o</sub>) = sum of the outputs. The condition is V<sub>I</sub> = GND to V<sub>CC</sub>
- The given value of  $C_{PD}$  is obtained with :  $C_L = 0$  pF and  $R_L = \infty$

#### ORDERING INFORMATION

| PACKAGES          | TEMPERATURE RANGE | ORDER CODE | PKG. DWG. # |
|-------------------|-------------------|------------|-------------|
| 14-Pin Plastic SO | -40 °C to +125 °C | 74LV03D    | SOT108-1    |

#### PIN CONFIGURATION



#### PIN DESCRIPTION

| PIN<br>NUMBER         | SYMBOL   | FUNCTION                |
|-----------------------|----------|-------------------------|
| 1, 4, 9, 12           | 1A to 4A | Data inputs             |
| 2, 5, 10, 13 1B to 4B |          | Data inputs             |
| 3, 6, 8, 11           | 1Y to 4Y | Data outputs            |
| 7 GND                 |          | Ground (0 V)            |
| 14 V <sub>CC</sub>    |          | Positive supply voltage |

## Quad 2-input NAND gate

74LV03

#### LOGIC SYMBOL



#### LOGIC SYMBOL (IEEE/IEC)



#### **LOGIC DIAGRAM**



#### **FUNCTION TABLE**

| INP | OUTPUT |    |
|-----|--------|----|
| nA  | nB     | nY |
| L   | L      | Z  |
| L   | Н      | Z  |
| Н   | L      | Z  |
| Н   | Н      | L  |

NOTES:
H = HIGH voltage level
L = LOW voltage level
Z = High impedance OFF-state

70

## Quad 2-input NAND gate

74LV03

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL                          | PARAMETER                                       | CONDITIONS                                 | MIN        | TYP. | MAX             | UNIT |
|---------------------------------|-------------------------------------------------|--------------------------------------------|------------|------|-----------------|------|
| V <sub>CC</sub>                 | DC supply voltage                               | See Note1                                  | 1.0        | 3.3  | 5.5             | V    |
| VI                              | Input voltage                                   |                                            | 0          | -    | V <sub>CC</sub> | V    |
| V <sub>O</sub>                  | Output voltage                                  |                                            | 0          | ı    | V <sub>CC</sub> | V    |
| T <sub>amb</sub>                | Operating ambient temperature range in free air | See DC and AC characteristics              | -40<br>-40 |      | +85<br>+125     | °C   |
|                                 |                                                 | V <sub>CC</sub> = 1.0 V to 2.0 V           | _          | _    | 500             | ns/V |
|                                 | Input rise and fall times                       | V <sub>CC</sub> = 2.0 V to 2.7 V           | _          | -    | 200             |      |
| t <sub>r</sub> , t <sub>f</sub> |                                                 | V <sub>CC</sub> = 2.7 V to 3.6 V           | _          | _    | 100             |      |
|                                 |                                                 | $V_{CC} = 3.6 \text{ V to } 5.5 \text{ V}$ | _          | -    | 50              |      |

#### NOTES:

#### **ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>**

In accordance with the Absolute Maximum Rating System (IEC 134). Voltages are referenced to GND (ground = 0 V).

| SYMBOL                                  | PARAMETER                                                          | CONDITIONS                                                                        | RATING       | UNIT |
|-----------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------|------|
| V <sub>CC</sub>                         | DC supply voltage                                                  |                                                                                   | -0.5 to +7.0 | V    |
| ±I <sub>IK</sub>                        | DC input diode current                                             | $V_{I} < -0.5 \text{ or } V_{I} > V_{CC} + 0.5 \text{ V}$                         | 20           | mA   |
| ±I <sub>OK</sub>                        | DC output diode current                                            | $V_{O} < -0.5 \text{ or } V_{O} > V_{CC} + 0.5 \text{ V}$                         | 50           | mA   |
| ±l <sub>O</sub>                         | DC output source or sink current  – standard outputs               | $-0.5V < V_O < V_{CC} + 0.5 V$                                                    | 25           | mA   |
| ±I <sub>GND</sub> ,<br>±I <sub>CC</sub> | DC V <sub>CC</sub> or GND current for types with –standard outputs |                                                                                   | 50           | mA   |
| T <sub>stg</sub>                        | Storage temperature range                                          |                                                                                   | -65 to +150  | °C   |
| P <sub>TOT</sub>                        | Power dissipation per package –plastic mini-pack (SO)              | for temperature range: -40 °C to +125 °C above +70 °C derate linearly with 8 mW/K | 500          | mW   |

#### NOTES:

<sup>1</sup> The LV is guaranteed to function down to  $V_{CC}$  = 1.0 V (input levels GND or  $V_{CC}$ ); DC characteristics are guaranteed from  $V_{CC}$  = 1.2 V to  $V_{CC}$  = 5.5 V.

<sup>1</sup> Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>2</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## Quad 2-input NAND gate

74LV03

#### **DC CHARACTERISTICS**

Over recommended operating conditions voltages are referenced to GND (ground = 0 V)

|                 |                                               |                                                                                                 |                     |                  | LIMITS              |                     |                     |      |
|-----------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------|------------------|---------------------|---------------------|---------------------|------|
| SYMBOL          | PARAMETER                                     | TEST CONDITIONS                                                                                 | -40                 | )°C to +8        | 5°C                 | –40°C t             | o +125°C            | UNIT |
|                 |                                               |                                                                                                 | MIN                 | TYP <sup>1</sup> | MAX                 | MIN                 | MAX                 | 1    |
|                 |                                               | V <sub>CC</sub> = 1.2 V                                                                         | 0.9                 |                  |                     | 0.9                 |                     |      |
| VIH             | HIGH level Input                              | V <sub>CC</sub> = 2.0 V                                                                         | 1.4                 |                  |                     | 1.4                 |                     | ]    |
| VIН             | voltage                                       | V <sub>CC</sub> = 2.7 V to 3.6 V                                                                | 2.0                 |                  |                     | 2.0                 |                     | 1    |
|                 |                                               | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                | 0.7*V <sub>CC</sub> |                  |                     | 0.7*V <sub>CC</sub> |                     | 1    |
|                 |                                               | V <sub>CC</sub> = 1.2 V                                                                         |                     |                  | 0.3                 |                     | 0.3                 |      |
| $V_{IL}$        | LOW level Input                               | V <sub>CC</sub> = 2.0 V                                                                         |                     |                  | 0.6                 |                     | 0.6                 | ]    |
| ۷IL             | voltage                                       | V <sub>CC</sub> = 2.7 V to 3.6 V                                                                |                     |                  | 0.8                 |                     | 0.8                 | ] `  |
|                 |                                               | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                |                     |                  | 0.3*V <sub>CC</sub> |                     | 0.3*V <sub>CC</sub> |      |
|                 |                                               | $V_{CC} = 1.2 \text{ V}; V_I = V_{IH} \text{ or } V_{IL;} -I_O = 100 \mu\text{A}$               |                     | 1.2              |                     |                     |                     |      |
|                 | LUGULIII                                      | $V_{CC} = 2.0 \text{ V}; V_I = V_{IH} \text{ or } V_{IL;} -I_O = 100 \mu\text{A}$               | 1.8                 | 2.0              |                     | 1.8                 |                     |      |
| $V_{OH}$        | HIGH level output voltage; all outputs        | $V_{CC} = 2.7 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; -I_O = 100 \mu\text{A}$               | 2.5                 | 2.7              |                     | 2.5                 |                     | V    |
|                 | Voltago, all outputo                          | $V_{CC} = 3.0 \text{ V}; V_I = V_{IH} \text{ or } V_{IL;} -I_O = 100 \mu\text{A}$               | 2.8                 | 3.0              |                     | 2.8                 |                     | ] !  |
|                 |                                               | $V_{CC} = 4.5 \text{ V}; V_I = V_{IH} \text{ or } V_{IL;} -I_O = 100 \mu\text{A}$               | 4.3                 | 4.5              |                     | 4.3                 |                     |      |
| V <sub>OH</sub> | HIGH level output voltage;                    | $V_{CC} = 3.0 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; -I_O = 6 \text{ mA}$                  | 2.40                | 2.82             |                     | 2.20                |                     | V    |
| VОН             | STANDARD<br>outputs                           | $V_{CC} = 4.5 \text{ V;} V_{I} = V_{IH} \text{ or } V_{IL;} -I_{O} = 12 \text{ mA}$             | 3.60                | 4.20             |                     | 3.50                |                     |      |
|                 |                                               | $V_{CC} = 1.2 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = 100  \mu\text{A}$               |                     | 0                |                     |                     |                     |      |
|                 |                                               | $V_{CC}$ = 2.0 V; $V_I$ = $V_{IH}$ or $V_{IL}$ ; $I_O$ = 100 $\mu A$                            |                     | 0                | 0.2                 |                     | 0.2                 | ]    |
| $V_{OL}$        | LOW level output voltage; all outputs         | $V_{CC} = 2.7 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = 100  \mu\text{A}$               |                     | 0                | 0.2                 |                     | 0.2                 | V    |
|                 |                                               | $V_{CC} = 3.0 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = 100 \mu\text{A}$                |                     | 0                | 0.2                 |                     | 0.2                 | ]    |
|                 |                                               | $V_{CC}$ = 4.5 V; $V_I$ = $V_{IH}$ or $V_{IL}$ ; $I_O$ = 100 $\mu A$                            |                     | 0                | 0.2                 |                     | 0.2                 |      |
| V <sub>OL</sub> | LOW level output voltage;                     | $V_{CC} = 3.0 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = 6 \text{ mA}$                   |                     | 0.25             | 0.40                |                     | 0.50                | V    |
| VOL             | STANDARD<br>outputs                           | $V_{CC} = 4.5 \text{ V}; V_I = V_{IH} \text{ or } V_{IL}; I_O = 12 \text{ mA}$                  |                     | 0.35             | 0.55                |                     | 0.65                | ] `  |
| I <sub>OZ</sub> | HIGH level output<br>leakage current          | $V_{CC} = 2.0 \text{ V to } 3.6 \text{ V; } V_{I} = V_{IL;}$<br>$V_{O} = V_{CC} \text{ or GND}$ |                     |                  | 5.0                 |                     | 10                  | μА   |
| I <sub>OZ</sub> | HIGH level output leakage current             | $V_{CC} = 2.0 \text{ V to } 3.6 \text{ V; } V_I = V_{IL;}$<br>$V_O = 6.0 \text{ V}^2$           |                     |                  | 10                  |                     | 20                  | μА   |
| I <sub>I</sub>  | Input leakage current                         | $V_{CC} = 5.5 \text{ V}; V_I = V_{CC} \text{ or GND}$                                           |                     |                  | 1.0                 |                     | 1.0                 | μА   |
| I <sub>CC</sub> | Quiescent supply current; SSI                 | $V_{CC} = 5.5 \text{ V}; V_{I} = V_{CC} \text{ or GND}; I_{O} = 0$                              |                     |                  | 20.0                |                     | 40                  | μА   |
| $\Delta I_{CC}$ | Additional quiescent supply current per input | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}; V_{I} = V_{CC} - 0.6 \text{ V}$                      |                     |                  | 500                 |                     | 850                 | μА   |

5

#### NOTES:

<sup>1</sup> All typical values are measured at T<sub>amb</sub> = 25 °C. 2 The maximum operating output voltage (V<sub>O(max)</sub>) is 6.0 V.

## Quad 2-input NAND gate

74LV03

#### **AC CHARACTERISTICS FOR 74LV03**

GND = 0 V;  $t_r$  =  $t_f$   $\leq$  2.5 ns;  $C_L$  = 50 pF;  $R_L$  = 1  $k\Omega$ 

| SYMBOL                             | PARAMETER                                                         | WAVEFORM                                      | CONDITION           | _,  | LIMITS<br>40 to +85 ° | С   |     | ITS<br>⊦125 °C | UNIT |    |
|------------------------------------|-------------------------------------------------------------------|-----------------------------------------------|---------------------|-----|-----------------------|-----|-----|----------------|------|----|
|                                    |                                                                   |                                               | V <sub>CC</sub> (V) | MIN | TYP <sup>1</sup>      | MAX | MIN | MAX            | MAX  |    |
|                                    | t <sub>PZL</sub> t <sub>PLZ</sub> Propagation delay nA, nB, to nY |                                               | 1.2                 | -   | 50                    | -   | 1   | _              |      |    |
|                                    |                                                                   |                                               | 2.0                 | _   | 17                    | 26  | -   | 31             |      |    |
| t <sub>PZL</sub> /t <sub>PLZ</sub> |                                                                   | Propagation delay nA, nB, to nY Figures, 1, 2 | Figures, 1, 2       | 2.7 | -                     | 13  | 19  | -              | 23   | ns |
|                                    |                                                                   |                                               | 3.0 to 3.6          | _   | 10 <sup>2</sup>       | 16  | _   | 19             |      |    |
|                                    |                                                                   |                                               | 4.5 to 5.5          | _   | _3                    | 13  | _   | 16             |      |    |

#### NOTE:

- 1 Unless otherwise stated, all typical values are at  $T_{amb}$  = 25 °C.
- 2 Typical value measured at  $V_{CC} = 3.3 \text{ V}$ .
- 3 Typical value measured at  $V_{CC} = 5.0 \text{ V}$ .

#### **AC WAVEFORMS**

 $V_M = 1.5 \text{ V}$  at  $V_{CC} \ge 2.7 \text{ V} \le 3.6 \text{ V}$ 

 $V_M = 0.5 \text{ V} * V_{CC} \text{ at } V_{CC} < 2.7 \text{ V} \text{ and } \ge 4.5 \text{ V}$ 

 $V_{\mbox{\scriptsize OL}}$  and  $V_{\mbox{\scriptsize OH}}$  are the typical output voltage drop that occur with the

 $V_X = V_{OL} + 0.3 \text{ V}$  at  $V_{CC} \ge 2.7 \text{ V}$  and  $\le 3.6 \text{ V}$ 

 $V_X = V_{OL} + 0.1 * V_{CC}$  at  $V_{CC} < 2.7 \text{ V}$  and  $\geq 4.5 \text{ V}$ 



Figure 1. Input (nA, nB) to output (nY) propagation delays.

#### **TEST CIRCUIT**



Figure 2. Load circuitry for switching times

## Quad 2-input NAND gate

74LV03

#### REVISION HISTORY

| Rev | Date     | Description                                                                                                                |  |  |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| _3  | 20030303 | Product data (9397 750 11191). ECN 853-1963 29494 of 07 February 2003.<br>Supersedes data of 1998 Apr 20 (9397 750 04403). |  |  |
|     |          | Modifications:                                                                                                             |  |  |
|     |          | Delete DIL, SSOP and TSSOP package ordering and package outlines (discontinued options).                                   |  |  |
|     |          | Correct power dissipation formula.                                                                                         |  |  |
| _2  | 19980420 | Product specification (9397 750 04403). ECN 853-1963 19257 of 20 April 1998. Supersedes data of 1997 Mar 28.               |  |  |

#### **Data sheet status**

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2] [3]</sup> | Definitions                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                          | This data sheet contains data from the objective specification for product development.  Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                   |
| II    | Preliminary data                 | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                     | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

<sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design.

#### **Definitions**

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information please visit

http://www.semiconductors.philips.com. Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com

© Koninklijke Philips Electronics N.V. 2003 All rights reserved. Printed in U.S.A.

Date of release: 03-03

Document order number: 9397 750 11191

Let's make things better.

Philips Semiconductors





<sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

<sup>[3]</sup> For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

74LV03D,112 74LV03D,118