PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES MAY 6, 2017

## GENERAL DESCRIPTION

The 84320-01 is a general purpose, dual output Crystalto-3.3V Differential LVPECL High Frequency Synthesizer. The 84320-01 has a selectable TEST\_CLK or crystal inputs. The VCO operates at a frequency range of 620MHz to 780MHz. The VCO frequency is programmed in steps equal to the value of the input reference or crystal frequency. The VCO and output frequencycan be programmed using the serial or parallel interfaces to the configuration logic. The low phase noise characteristics of the 84320-01 make it an ideal clock source for 10 Gigabit Ethernet, SONET, and Serial Attached SCSI applications.

## **F**EATURES

- Dual differential 3.3V LVPECL outputs
- Selectable crystal oscillator interface or LVCMOS/LVTTL TEST\_CLK
- Output frequency range: 77.5MHz to 780MHz
- · Crystal input frequency range: 14MHz to 40MHz
- VCO range: 620MHz to 780MHz
- Parallel or serial interface for programming counter and output dividers
- Duty cycle: 49% 51% (N > 1)
- RMS period jitter: 2ps (typical)
- RMS phase jitter at 155.52MHz, using a 38.88MHz crystal (12kHz to 20MHz): 2.5ps (typical)

| <u>Offset</u> | Noise Power  |
|---------------|--------------|
| 100Hz         | 90.5 dBc/Hz  |
| 1kHz          | 114.2 dBc/Hz |
| 10kHz         | 123.6 dBc/Hz |
| 100kHz        | 128.1 dBc/Hz |

- · 3.3V supply voltage
- 0°C to 70°C ambient operating temperature
- Available in RoHS (6) package
- For functional replacement part use 8T49N242

## **BLOCK DIAGRAM**





7mm x 7mm x 1.4mm package body Y Package Top View



#### FUNCTIONAL DESCRIPTION

NOTE: The functional description that follows describes operation using a 25MHz crystal. Valid PLL loop divider values for different crystal or input frequencies are defined in the Input Frequency Characteristics, Table 5, NOTE 1.

The 84320-01 features a fully integrated PLL and therefore requires no external components for setting the loop bandwidth. A fundamental crystal is used as the input to the on-chip oscillator. The output of the oscillator is fed into the phase detector. A 25MHz crystal provides a 25MHz phase detector reference frequency. The VCO of the PLL operates over a range of 620MHz to 780MHz. The output of the M divider is also applied to the phase detector.

The phase detector and the M divider force the VCO output frequency to be M times the reference frequency by adjusting the VCO control voltage. Note that for some values of M (either too high or too low), the PLL will not achieve lock. The output of the VCO is scaled by a divider prior to being sent to each of the LVPECL output buffers. The divider provides a 50% output duty cycle.

The programmable features of the 84320-01 support two input modes to program the M divider and N output divider. The two input operational modes are parallel and serial. *Figure 1* shows the timing diagram for each mode. In parallel mode, the nP\_LOAD input is initially LOW. The data on inputs M0 through M8 and N0 and N1 is passed directly to the M divider and N output divider. On the LOW-to-HIGH transition of the nP\_LOAD input, the data is latched and the M divider remains loaded until the next LOW transition on nP\_LOAD or until a serial event occurs. As a result, the M and N bits can be hardwired to set the M divider

and N output divider to a specific default state that will automatically occur during power-up. The TEST output is LOW when operating in the parallel input mode. The relation-ship between the VCO frequency, the crystal frequency and the M divider is defined as follows:

The M value and the required values of M0 through M8 are shown in Table 3B to program the VCO Frequency Function Table. Valid M values for which the PLL will achieve lock for a 25MHz reference are defined as  $25 \le M \le 31$ . The frequency out is defined as follows:

$$FOUT = \frac{fVCO}{N} = fxtal \times \frac{M}{N}$$

Serial operation occurs when nP\_LOAD is HIGH and S\_LOAD is LOW. The shift register is loaded by sampling the S\_DATA bits with the rising edge of S\_CLOCK. The contents of the shift register are loaded into the M divider and N output divider when S\_LOAD transitions from LOW-to-HIGH. The M divide and N output divide values are latched on the HIGH-to-LOW transition of S\_LOAD. If S\_LOAD is held HIGH, data at the S\_DATA input is passed directly to the M divider and N output divider on each rising edge of S\_CLOCK. The serial mode can be used to program the M and N bits and test bits T1 and T0. The internal registers T0 and T1 determine the state of the TEST output as follows:

| <u>T1</u> | T0 | TEST Output                  |
|-----------|----|------------------------------|
| 0         | 0  | LOW                          |
| 0         | 1  | S_Data, Shift Register Input |
| 1         | 0  | Output of M divider          |
| 1         | 1  | CMOS Fout                    |



FIGURE 1. PARALLEL & SERIAL LOAD OPERATIONS

\*NOTE: The NULL timing slot must be observed.



TABLE 1. PIN DESCRIPTIONS

| Number                            | Name                                 | Ту     | /pe      | Description                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------|--------------------------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                 | M5                                   | Input  | Pullup   |                                                                                                                                                                                                                                                                                                                                       |
| 2, 3, 4,<br>28, 29,<br>30, 31, 32 | M6, M7, M8,<br>M0, M1,<br>M2, M3, M4 | Input  | Pulldown | M divider inputs. Data latched on LOW-to-HIGH transition of nP_LOAD input. LVCMOS / LVTTL interface levels.                                                                                                                                                                                                                           |
| 5, 6                              | N0, N1                               | Input  | Pulldown | Determines output divider value as defined in Table 3C,<br>Function Table. LVCMOS / LVTTL interface levels.                                                                                                                                                                                                                           |
| 7                                 | nc                                   | Unused |          | No connect.                                                                                                                                                                                                                                                                                                                           |
| 8, 16                             | $V_{EE}$                             | Power  |          | Negative supply pins.                                                                                                                                                                                                                                                                                                                 |
| 9                                 | TEST                                 | Output |          | Test output which is ACTIVE in the serial mode of operation. Output driven LOW in parallel mode. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                       |
| 10                                | V <sub>cc</sub>                      | Power  |          | Core supply pin.                                                                                                                                                                                                                                                                                                                      |
| 11, 12                            | FOUT1, nFOUT1                        | Output |          | Differential output for the synthesizer. LVPECL interface levels.                                                                                                                                                                                                                                                                     |
| 13                                | V <sub>cco</sub>                     | Power  |          | Output supply pin.                                                                                                                                                                                                                                                                                                                    |
| 14, 15                            | FOUT0, nFOUT0                        | Output |          | Differential output for the synthesizer. LVPECL interface levels.                                                                                                                                                                                                                                                                     |
| 17                                | MR                                   | Input  | Pulldown | Active High Master Reset. When logic HIGH, forces the internal dividers are reset causing the true outputs FOUTx to go low and the inverted outputs nFOUTx to go high. When logic LOW, the internal dividers and the outputs are enabled. Assertion of MR does not affect loaded M, N, and T values. LVCMOS / LVTTL interface levels. |
| 18                                | S_CLOCK                              | Input  | Pulldown | Clocks in serial data present at S_DATA input into the shift register on the rising edge of S_CLOCK. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                   |
| 19                                | S_DATA                               | Input  | Pulldown | Shift register serial input. Data sampled on the rising edge of S_CLOCK. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                                               |
| 20                                | S_LOAD                               | Input  | Pulldown | Controls transition of data from shift register into the dividers. LVC-MOS / LVTTL interface levels.                                                                                                                                                                                                                                  |
| 21                                | V <sub>CCA</sub>                     | Power  |          | Analog supply pin.                                                                                                                                                                                                                                                                                                                    |
| 22                                | XTAL_SEL                             | Input  | Pullup   | Selects between crystal or test inputs as the PLL reference source. Selects XTAL inputs when HIGH. Selects TEST_CLK when LOW. LVCMOS / LVTTL interface levels.                                                                                                                                                                        |
| 23                                | TEST_CLK                             | Input  | Pulldown | Test clock input. LVCMOS / LVTTL interface levels.                                                                                                                                                                                                                                                                                    |
| 24, 25                            | XTAL2, XTAL1                         | Input  |          | Crystal oscillator interface. XTAL1 is the input. XTAL2 is the output.                                                                                                                                                                                                                                                                |
| 26                                | nP_LOAD                              | Input  | Pulldown | Parallel load input. Determines when data present at M8:M0 is loaded into M divider, and when data present at N1:N0 sets the N output divider value. LVCMOS / LVTTL interface levels.                                                                                                                                                 |
| 27                                | VCO_SEL                              | Input  | Pullup   | Determines whether synthesizer is in PLL or bypass mode.<br>LVCMOS / LVTTL interface levels.                                                                                                                                                                                                                                          |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |



TABLE 3A. PARALLEL AND SERIAL MODE FUNCTION TABLE

|    |         |      | In   | puts     |            |        | Conditions                                                                                                        |
|----|---------|------|------|----------|------------|--------|-------------------------------------------------------------------------------------------------------------------|
| MR | nP_LOAD | М    | N    | S_LOAD   | S_CLOCK    | S_DATA | Conditions                                                                                                        |
| Н  | Х       | Х    | Х    | Х        | Х          | Х      | Reset. Forces outputs LOW.                                                                                        |
| L  | L       | Data | Data | Х        | Х          | Х      | Data on M and N inputs passed directly to the M divider and N output divider. TEST output forced LOW.             |
| L  |         | Data | Data | L        | Х          | Х      | Data is latched into input registers and remains loaded until next LOW transition or until a serial event occurs. |
| L  | Н       | Х    | Х    | L        | <b>↑</b>   | Data   | Serial input mode. Shift register is loaded with data on S_DATA on each rising edge of S_CLOCK.                   |
| L  | Н       | Х    | Х    | <b>↑</b> | L          | Data   | Contents of the shift register are passed to the M divider and N output divider.                                  |
| L  | Н       | Х    | Х    | <b>\</b> | L          | Data   | M divider and N output divider values are latched.                                                                |
| L  | Н       | Х    | Х    | L        | Х          | Х      | Parallel or serial input do not affect shift registers.                                                           |
| L  | Н       | Х    | Х    | Н        | $\uparrow$ | Data   | S_DATA passed directly to M divider as it is clocked.                                                             |

NOTE: L = LOW

H = HIGH X = Don't care

↑ = Rising edge transition

↓ = Falling edge transition

TABLE 3B. PROGRAMMABLE VCO FREQUENCY FUNCTION TABLE

| VCO Frequency | M Divide | 256 | 128 | 64 | 32 | 16 | 8  | 4  | 2  | 1  |
|---------------|----------|-----|-----|----|----|----|----|----|----|----|
| (MHz)         | W Divide | M8  | М7  | М6 | M5 | M4 | М3 | M2 | M1 | МО |
| 625           | 25       | 0   | 0   | 0  | 0  | 1  | 1  | 0  | 0  | 1  |
| •             | •        | •   | •   | •  | •  | •  | •  | •  | •  | •  |
| 700           | 28       | 0   | 0   | 0  | 0  | 1  | 1  | 1  | 0  | 0  |
| •             | •        | •   | •   | •  | •  | •  | •  | •  | •  | •  |
| 775           | 31       | 0   | 0   | 0  | 0  | 1  | 1  | 1  | 1  | 1  |

NOTE 1: These M divide values and the resulting frequencies correspond to crystal or TEST\_CLK input frequency of 25MHz.

TABLE 3C. PROGRAMMABLE OUTPUT DIVIDER FUNCTION TABLE

| Inp | uts | N Divider Value | Output Freq | uency (MHz) |
|-----|-----|-----------------|-------------|-------------|
| N1  | N0  | N Divider value | Minimum     | Maximum     |
| 0   | 0   | 1               | 620         | 780         |
| 0   | 1   | 2               | 310         | 390         |
| 1   | 0   | 4               | 155         | 195         |
| 1   | 1   | 8               | 77.5        | 97.5        |



#### **ABSOLUTE MAXIMUM RATINGS**

Supply Voltage, V<sub>CC</sub> 4.6V

Inputs,  $V_i$  -0.5V to  $V_{cc}$  + 0.5 V

Outputs,  $V_0$  (LVCMOS) -0.5V to  $V_{000} + 0.5V$ 

Outputs, I<sub>O</sub> (LVPECL)

Continuous Current 50mA Surge Current 100mA

Package Thermal Impedance,  $\boldsymbol{\theta}_{\mathrm{JA}}$ 

32 Lead LQFP 47.9°C/W (0 lfpm) 32 Lead VFQFN 34.8°C/W (0 lfpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|------------------------|---------|---------|-------|
| V <sub>cc</sub>  | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465   | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                 | V <sub>cc</sub> - 0.22 | 3.3     | 3.465   | V     |
| V <sub>cco</sub> | Output Supply Voltage |                 | 3.135                  | 3.3     | 3.465   | V     |
| I <sub>EE</sub>  | Power Supply Current  |                 |                        |         | 155     | mA    |
| I <sub>CCA</sub> | Analog Supply Current |                 |                        |         | 22      | mA    |

Table 4B. LVCMOS / LVTTL DC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol          | Parameter              |                                                                             | Test Conditions                            | Minimum | Typical | Maximum               | Units |
|-----------------|------------------------|-----------------------------------------------------------------------------|--------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input<br>High Voltage  | VCO_SEL, XTAL_SEL, MR,<br>S_LOAD, nP_LOAD, N0:N1,<br>S_DATA, S_CLOCK, M0:M8 |                                            | 2       |         | V <sub>cc</sub> + 0.3 | V     |
|                 |                        | TEST_CLK                                                                    |                                            | 2       |         | V <sub>cc</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input<br>Low Voltage   | VCO_SEL, XTAL_SEL, MR,<br>S_LOAD, nP_LOAD, N0:N1,<br>S_DATA, S_CLOCK, M0:M8 |                                            | -0.3    |         | 0.8                   | V     |
|                 |                        | TEST_CLK                                                                    |                                            | -0.3    |         | 1.3                   | V     |
| I <sub>IH</sub> | Input<br>High Current  | M0-M4, M6-M8, N0, N1, MR,<br>S_CLOCK, TEST_CLK, S_<br>DATA, S_LOAD, nP_LOAD | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V |         |         | 150                   | μА    |
|                 | Tilgii Garioni         | M5, XTAL_SEL, VCO_SEL                                                       | $V_{CC} = V_{IN} = 3.465V$                 |         |         | 5                     | μΑ    |
| I <sub>IL</sub> | Input                  | M0-M4, M6-M8, N0, N1, MR,<br>S_CLOCK, TEST_CLK, S_<br>DATA, S_LOAD, nP_LOAD | $V_{CC} = 3.465V,$ $V_{IN} = 0V$           | -5      |         |                       | μА    |
|                 | Low Current            | M5, XTAL_SEL, VCO_SEL                                                       | $V_{CC} = 3.465V,$<br>$V_{IN} = 0V$        | -150    |         |                       | μΑ    |
| V <sub>OH</sub> | Output<br>High Voltage | TEST; NOTE 1                                                                |                                            | 2.6     |         |                       | V     |
| V <sub>OL</sub> | Output<br>Low Voltage  | TEST; NOTE 1                                                                |                                            |         |         | 0.5                   | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{cco}/2$ .



Table 4C. LVPECL DC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cco</sub> - 1.4 |         | V <sub>cco</sub> - 0.9 | ٧     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cco</sub> - 2.0 |         | V <sub>cco</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 1.0                    | V     |

NOTE 1: Outputs terminated with 50  $\Omega$  to  $V_{cco}$  - 2V. See "Parameter Measurement Information" section, "3.3V Output Load Test Circuit".

Table 5. Input Frequency Characteristics,  $V_{cc} = V_{cca} = V_{cco} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol          | Parameter       |                      | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|-----------------|----------------------|-----------------|---------|---------|---------|-------|
|                 |                 | TEST_CLK; NOTE 1     |                 | 14      |         | 40      | MHz   |
| f <sub>IN</sub> | Input Frequency | XTAL1, XTAL2; NOTE 1 |                 | 14      |         | 40      | MHz   |
|                 |                 | S_CLOCK              |                 |         |         | 50      | MHz   |

NOTE 1: For the input crystal and TEST\_CLK frequency range, the M value must be set for the VCO to operate within the 620MHz to 780MHz range. Using the minimum input frequency of 14MHz, valid values of M are  $45 \le M \le 55$ . Using the maximum frequency of 40MHz, valid values of M are  $16 \le M \le 19$ .

TABLE 6. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum | Typical   | Maximum | Units |
|------------------------------------|-----------------|---------|-----------|---------|-------|
| Mode of Oscillation                |                 | Fu      | ındamenta | ıl      |       |
| Frequency                          |                 | 14      |           | 40      | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |           | 50      | Ω     |
| Shunt Capacitance                  |                 |         |           | 7       | pF    |
| Drive Level                        |                 |         |           | 1       | mW    |

Table 7. AC Characteristics,  $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 5\%$ , Ta = 0°C to 70°C

| Symbol            | Parameter                                                                    |                   | Test Conditions             | Minimum                      | Typical | Maximum              | Units |
|-------------------|------------------------------------------------------------------------------|-------------------|-----------------------------|------------------------------|---------|----------------------|-------|
| F <sub>out</sub>  | Output Frequency                                                             |                   |                             | 77.5                         |         | 780                  | MHz   |
| tjit(per)         | Period Jitter, RMS; NOTE 1                                                   |                   | fOUT > 100MHz               |                              | 2.0     | 2.6                  | ps    |
| jit               | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter Section |                   | 155.52MHz,<br>12kHz - 20MHz |                              | 2.5     |                      | ps    |
| tsk(o)            | Output Skew; NOTE 2, 3                                                       |                   |                             |                              |         | 15                   | ps    |
| $t_R/t_F$         | Output Rise/Fall Time                                                        |                   | 20% to 80%                  | 150                          |         | 600                  | ps    |
|                   | Setup Time                                                                   | M, N to nP_LOAD   |                             | 5                            |         |                      | ns    |
| t <sub>s</sub>    |                                                                              | S_DATA to S_CLOCK |                             | 5                            |         |                      | ns    |
|                   |                                                                              | S_CLOCK to S_LOAD |                             | 5                            |         |                      | ns    |
|                   | Hold Time                                                                    | M, N to nP_LOAD   |                             | 5                            |         |                      | ns    |
| t <sub>H</sub>    |                                                                              | S_DATA to S_CLOCK |                             | 5                            |         |                      | ns    |
|                   |                                                                              | S_CLOCK to S_LOAD |                             | 5                            |         |                      | ns    |
| odc               | Output Duty Cycle                                                            |                   | N > 1                       | 49                           |         | 51                   | %     |
|                   |                                                                              |                   | fOUT ≤ 625                  | 45                           |         | 55                   | %     |
| t <sub>PW</sub>   | Output Pulse Width                                                           |                   | f > 625                     | t <sub>PERIOD</sub> /2 - 150 |         | $t_{PERIOD}/2 + 150$ | ps    |
| t <sub>LOCK</sub> | PLL Lock Time                                                                |                   |                             |                              |         | 1                    | ms    |

See Parameter Measurement Information section.

NOTE 1: Jitter performance using XTAL inputs.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.









# PARAMETER MEASUREMENT INFORMATION





#### 3.3V OUTPUT LOAD AC TEST CIRCUIT

#### **OUTPUT SKEW**





#### PERIOD JITTER

## OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD



#### OUTPUT RISE/FALL TIME



## **APPLICATION INFORMATION**

#### Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The 84320-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{\rm CC},\,V_{\rm CCA},\,$  and  $V_{\rm CCO}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 2 illustrates how a  $24\Omega$  resistor along with a  $10\mu F$  and a  $.01\mu F$  bypass capacitor should be connected to each  $V_{\rm CCA}$  pin. The  $24\Omega$  resistor can also be replaced by a ferrite bead.



FIGURE 2. POWER SUPPLY FILTERING

#### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS

#### INPUTS:

#### **CRYSTAL INPUTS**

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from XTAL\_IN to ground.

#### TEST\_CLK INPUT

For applications not requiring the use of the test clock, it can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from the TEST\_CLK to ground.

#### LVCMOS CONTROL PINS

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1 k\Omega$  resistor can be used.

#### OUTPUTS:

#### **LVPECL OUTPUTS**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.



#### CRYSTAL INPUT INTERFACE

A crystal can be characterized for either series or parallel mode operation. The 84320-01 has a built-in crystal oscillator circuit. This interface can accept either a series or parallel crystal without additional components and generate frequencies with

accuracy suitable for most applications. Additional accuracy can be achieved by adding two small capacitors C1 and C2 as shown in *Figure 3*.



#### LVCMOS TO XTAL INTERFACE

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 4*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires

that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and making R2  $50\Omega$ .



FIGURE 4. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE



#### TERMINATION FOR LVPECL OUTPUTS

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$  transmission lines. Matched impedance techniques

should be used to maximize operating frequency and minimize signal distortion. *Figures 5A and 5B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 5A. LVPECL OUTPUT TERMINATION



FIGURE 5B. LVPECL OUTPUT TERMINATION



#### LAYOUT GUIDELINE

The schematic of the 84320-01 layout example used in this layout guideline is shown in *Figure 6A*. The 84320-01 recommended PCB board layout for this example is shown in *Figure 6B*. This layout example is used as a general guideline. The

layout in the actual system will depend on the selected component types, the density of the components, the density of the traces, and the stack up of the P.C. board.



FIGURE 6A. SCHEMATIC OF RECOMMENDED LAYOUT



The following component footprints are used in this layout example:

All the resistors and capacitors are size 0603.

#### POWER AND GROUNDING

Place the decoupling capacitors C14 and C15, as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via.

Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins.

The RC filter consisting of R7, C11, and C16 should be placed as close to the  $V_{\rm CCA}$  pin as possible.

#### **CLOCK TRACES AND TERMINATION**

Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces.

- The differential  $50\Omega$  output traces should have the same length.
- Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines.
- Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces.
   Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity.
- To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a separation of at least three trace widths between the differential clock trace and the other signal trace.
- Make sure no other signal traces are routed between the clock trace pair.
- The matching termination resistors should be located as close to the receiver input pins as possible.

#### **CRYSTAL**

The crystal X1 should be located as close as possible to the pins 25 (XTAL1) and 24 (XTAL2). The trace length between the X1 and U1 should be kept to a minimum to avoid unwanted parasitic inductance and capacitance. Other signal traces should not be routed near the crystal traces.



FIGURE 6B. PCB BOARD LAYOUT FOR 84320-01



#### VFQFN EPAD THERMAL RELEASE PATH

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 7*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes")

are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadfame Base Package, Amkor Technology.



FIGURE 7. P.C.ASSEMBLY FOR EXPOSED PAD THERMAL RELEASE PATH -SIDE VIEW (DRAWING NOT TO SCALE)



## Power Considerations

This section provides information on power dissipation and junction temperature for the 84320-01. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 84320-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 155mA = 537.08mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 2 \* 30mW = 60mW

Total Power <sub>MAX</sub> (3.465V, with all outputs switching) = 537.1mW + 60mW = 597.1mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for the devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + TA

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta$ <sup>JA</sup> must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 42.1°C/W per Table 8A below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:

 $70^{\circ}\text{C} + 0.597\text{W} * 42.1^{\circ}\text{C/W} = 95.1^{\circ}\text{C}$ . This is well below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### Table 8A. Thermal Resistance $\theta_{JA}$ for 32-pin LQFP, Forced Convection

# 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8°C/W 55.9°C/W 50.1°C/W Multi-Layer PCB, JEDEC Standard Test Boards 47.9°C/W 42.1°C/W 39.4°C/W

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

**θJA** by Velocity (Linear Feet per Minute)

#### Table 8B. Thermal Resistance $\theta_{JA}$ for 32-pin VFQFN Forced Convection

| $\theta$ JA | by Velocity (Linear Feet per Minute) |
|-------------|--------------------------------------|
|             | ^                                    |

Multi-Laver PCB, JEDEC Standard Test Boards

34.8C/W



#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 8.



To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{cco}$ - 2V.

• For logic high, 
$$V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$$

$$(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$$

• For logic low,  $V_{OUT} = V_{OL MAX} = V_{CCO MAX} - 1.7V$ 

$$(V_{CCO\ MAX} - V_{OL\ MAX}) = 1.7V$$

 $\mbox{Pd}\_\mbox{H}$  is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd\_H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_L] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_L] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega) * 0.9V = 19.8mW$$

$$Pd_{L} = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega) * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW



## RELIABILITY INFORMATION

## Table 9A. $\theta_{JA}$ vs. Air Flow Table for 32 Lead LQFP

## θ<sub>JA</sub> by Velocity (Linear Feet per Minute)

Single-Layer PCB, JEDEC Standard Test Boards

0
67.8°C/W
55.9°C/W
50.1°C/W
42.1°C/W
39.4°C/W

NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

## Table 9B. $\theta_{JA} \text{vs. Air Flow Table for 32 Lead VFQFN Package}$

## **θJA** by Velocity (Linear Feet per Minute)

0

Multi-Layer PCB, JEDEC Standard Test Boards 34.8°C/W

#### **TRANSISTOR COUNT**

The transistor count for 84320-01 is: 3776



## PACKAGE OUTLINE - Y SUFFIX FOR 32 LEAD LQFP



TABLE 10A. PACKAGE DIMENSIONS

| JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS |                                       |         |         |  |
|-----------------------------------------------|---------------------------------------|---------|---------|--|
| CVMDOL                                        | ВВА                                   |         |         |  |
| SYMBOL                                        | MINIMUM                               | NOMINAL | MAXIMUM |  |
| N                                             |                                       | 32      |         |  |
| Α                                             |                                       |         | 1.60    |  |
| <b>A</b> 1                                    | 0.05                                  |         | 0.15    |  |
| A2                                            | 1.35                                  | 1.40    | 1.45    |  |
| b                                             | 0.30                                  | 0.37    | 0.45    |  |
| С                                             | 0.09                                  |         | 0.20    |  |
| D                                             | 9.00 BASIC                            |         |         |  |
| D1                                            | 7.00 BASIC<br>5.60 Ref.<br>9.00 BASIC |         |         |  |
| D2                                            |                                       |         |         |  |
| E                                             |                                       |         |         |  |
| E1                                            | 7.00 BASIC                            |         |         |  |
| E2                                            | 5.60 Ref.                             |         |         |  |
| е                                             | 0.80 BASIC                            |         |         |  |
| L                                             | 0.45                                  | 0.60    | 0.75    |  |
| θ                                             | 0°                                    |         | 7°      |  |
| ccc                                           |                                       |         | 0.10    |  |

Reference Document: JEDEC Publication 95, MS-026



#### PACKAGE OUTLINE - 32 LEAD K PACKAGE



NOTE: The following package mechanical drawing is a generic drawing that applies to any pin count VFQFN package. This drawing is not intended to convey the actual pin count or pin layout of this device. The pin count and pinout are shown on the front page. The package dimensions are in Table 10B below.

TABLE 10B. PACKAGE DIMENSIONS

| JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS |                |         |  |  |
|-----------------------------------------------|----------------|---------|--|--|
| SYMBOL                                        | Minimum        | Maximum |  |  |
| N                                             | 32             |         |  |  |
| Α                                             | 0.80           | 1.0     |  |  |
| A1                                            | 0              | 0.05    |  |  |
| А3                                            | 0.25 Reference |         |  |  |
| b                                             | 0.18           | 0.30    |  |  |
| е                                             | 0.50 BASIC     |         |  |  |
| N <sub>D</sub>                                | 8              |         |  |  |
| $N_{_{\rm E}}$                                | 8              |         |  |  |
| D                                             | 5.0            |         |  |  |
| D2                                            | 1.25           | 3.25    |  |  |
| E                                             | 5.0            |         |  |  |
| E2                                            | 1.25           | 3.25    |  |  |
| L                                             | 0.30           | 0.50    |  |  |

Reference Document: JEDEC Publication 95, MO-220



## Table 11. Ordering Information

| Part/Order Number | Marking      | Package                           | Shipping Packaging | Temperature |
|-------------------|--------------|-----------------------------------|--------------------|-------------|
| 84320AY-01LN      | ICS84320A01N | 32 Lead "Lead-Free/Annealed" LQFP | tray               | 0°C to 70°C |
| 84320AY-01LNT     | ICS84320A01N | 32 Lead "Lead-Free/Annealed" LQFP | tape & reel        | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" or LN" suffix to the part number are the Pb-Free configuration and are RoHS compliant.



| REVISION HISTORY SHEET |                                      |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |  |  |
|------------------------|--------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|
| Rev                    | Rev Table Page Description of Change |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |  |  |
| Α                      |                                      | 7                                 | Updated Typical Phase Noise plots and format.                                                                                                                                                                                                                                                                                                                                                                                                       | 7/2/04   |  |  |
| Α                      | T11                                  | 16                                | Ordering Information Table - added Lead Free Part/Order Number.                                                                                                                                                                                                                                                                                                                                                                                     | 8/24/04  |  |  |
| В                      | T4A<br>T6<br>T11                     | 1<br>5<br>6<br>8<br>9<br>10<br>18 | Features Section - added Lead-Free bullet.  Power Supply DC Characteristics - updated VCCA min. from 3.135V to V <sub>CC</sub> - 0.22.  Crystal Characteristics Table - added Drive Level.  Corrected 3.3V Output Load AC Test Circuit diagram.  Added Recommendations for Unused Input and Output Pins.  Added LVCMOS to XTAL Interface.  Ordering Information Table - added lead-free part number.  Added VFQFN package throughout the datasheet. | 4/14/06  |  |  |
| С                      | T4C                                  | 6<br>14 - 15                      | LVPECL DC Characteristics Table -corrected $V_{OH}$ max. from $V_{CCO} - 1.0V$ to $V_{CCO} - 0.9V$ .<br>Power Considerations - corrected power dissipation to reflect $V_{OH}$ max in Table 4C.                                                                                                                                                                                                                                                     | 4/10/07  |  |  |
| С                      | T11                                  | 14<br>19                          | Added VFQFN EPAD Thermal Release Path section. Ordering Information Table - added lead-free marking.                                                                                                                                                                                                                                                                                                                                                | 10/22/07 |  |  |
| D                      | T11                                  | 20<br>22                          | Updated datasheet's header/footer with IDT from ICS. Removed ICS prefix from Part/Order Number column. Added Contact Page.                                                                                                                                                                                                                                                                                                                          | 7/26/10  |  |  |
| D                      | T11                                  | 20                                | Ordering Information - removed leaded devices Updated datasheet format                                                                                                                                                                                                                                                                                                                                                                              | 12/10/14 |  |  |
| D                      | T11                                  | 20                                | Ordering Information - removed K package part number. PDN# N-15-01                                                                                                                                                                                                                                                                                                                                                                                  | 10/16/15 |  |  |
| D                      |                                      |                                   | Product Discontinuation Notice - Last time buy expires May 6, 2017. PDN CQ-16-01                                                                                                                                                                                                                                                                                                                                                                    | 5/26/16  |  |  |



**Corporate Headquarters** 

6024 Silver Creek Valley Road San Jose, California 95138 Sales

800-345-7015 or +408-284-8200 Fax: 408-284-2775 www.IDT.com Technical Support email: clocks@idt.com

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners.

Copyright 2016. All rights reserved.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

IDT (Integrated Device Technology): 84320AY-01LN 84320AK-01LFT 84320AY-01LNT 84320AK-01LF