



# Am53C94/Am53C96

## High Performance SCSI Controller

### DISTINCTIVE CHARACTERISTICS

- Pin/function compatible with NCR53C94/53C96
- AMD's Patented GLITCH EATER™ Circuitry on REQ and ACK inputs
- 5 Mbytes per second synchronous SCSI transfer rate
- 20 Mbytes per second DMA transfer rate
- 16-bit DMA Interface plus 2 bits of parity
- Flexible three bus architecture
- Single ended SCSI bus supported by Am53C94
- Single ended and differential SCSI bus supported by Am53C96
- Selection of multiplexed or non-multiplexed address and data bus
- High current drivers (48 mA) for direct connection to the single ended SCSI bus
- Supports Disconnect and Reselect commands
- Supports burst mode DMA operation with a threshold of 8
- Supports 3-byte-tagged queuing as per the SCSI-2 specification
- Supports group 2 and 5 command recognition as per the SCSI-2 specification
- Advanced CMOS process for low power consumption
- Am53C94 available in 84-pin PLCC package
- Am53C96 available in 100-pin PQFP package

### GENERAL DESCRIPTION

The High Performance SCSI Controller (HPSC) has a flexible three bus architecture. The HPSC has a 16-bit DMA interface, an 8 bit host data interface and an 8-bit SCSI data interface. The HPSC is designed to minimize host intervention by implementing common SCSI sequences in hardware. An on-chip state machine reduces protocol overheads by performing the required sequences in response to a single command from the host. Selection, reselection, information transfer and disconnection commands are directly supported.

The 16-byte-internal FIFO further assists in minimizing host involvement. The FIFO provides a temporary storage for all command, data, status and message bytes as they are transferred between the 16 bit host data bus and the 8 bit SCSI data bus. During DMA operations the FIFO acts as a buffer to allow greater latency in the DMA channel. This permits the DMA channel to be suspended for higher priority operations such as DRAM refresh or reception of an ISDN packet.

Parity on the DMA bus is optional. Parity can either be generated and checked or it can be simply passed through.

The patented GLITCH EATER Circuitry in the High Performance SCSI Controller detects signal changes that are less than or equal to 15 ns and filters them out. It is designed to dramatically increase system performance and reliability by detecting and filtering glitches that can cause system failure.

The GLITCH EATER Circuitry is implemented on the ACK and REQ lines only. These lines often encounter many electrical anomalies which degrade system performance and reliability. The two most common are Reflections and Voltage Spikes. Reflections are a result of high current SCSI signals that are mismatched by stubs, cables and terminators. These reflections vary from application to application and can trigger false handshake signals on the ACK and REQ lines if the voltage amplitude is at the TTL threshold levels. Spikes are generated by high current SCSI signals switching concurrently. On the control signals (ACK and REQ) they can trigger false data transfers which result in loss of data, addition of random data, double clocking and reduced system reliability. AMD's GLITCH EATER Circuitry helps maintain excellent system performance by treating the glitches. Refer to the diagram on the next page.

## GLITCH EATER Circuitry in SCSI Environment



16506C-1

## SYSTEM BLOCK DIAGRAM



16506C-2

## SYSTEM BUS MODE DIAGRAMS



Bus Mode 0

16506C-3



Bus Mode 1

16506C-4

## SYSTEM BUS MODE DIAGRAMS



16506C-5

Bus Mode 2



16506C-6

Bus Mode 3

## BLOCK DIAGRAM



16506C-7

## CONNECTION DIAGRAMS

## Top View



16506C-8



16506C-9

## LOGIC SYMBOL

**Note:**

\*Pins available on the Am53C96 only.

16506C-10

## RELATED AMD PRODUCTS

| Part Number     | Description                                 | Part Number | Description                                   |
|-----------------|---------------------------------------------|-------------|-----------------------------------------------|
| 85C30           | Enhanced Serial Communcaiton Controller     | Am386™      | High-Performance 32-Bit Microprocessor        |
| 26LSXX          | Line Drivers/Receivers                      | 80188       | Highly Integrated 8-Bit Microprocessor        |
| 33C93A          | Enhanced CMOS SCSI Bus Interface Controller | 53C80A      | SCSI Bus Controller                           |
| 80C186          | Highly Integrated 16-Bit Microprocessor     | 85C80       | Combination 53C80A SCSI and 85C30 ESCC        |
| 80C286<br>80286 | High-Performance 16-Bit Microprocessor      | 53C94LV     | Low Voltage, High Performance SCSI Controller |

**ORDERING INFORMATION****Standard Products**

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of:



| Valid Combinations |          |
|--------------------|----------|
| AM53C94            | JC       |
| AM53C96            | KC, KC/W |

**Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check on newly released combinations.

## SCSI OUTPUT CONNECTIONS



Am53C94 Single Ended SCSI Bus Configuration

## SCSI OUTPUT CONNECTIONS



Am53C96 Single Ended SCSI Bus Configuration

16506C-12



Am53C96 Differential SCSI Bus Configuration

16506C-13



16506C-14

**Differential Transceiver Connections for the Differential SCSI Bus Configuration  
Using 75ALS170 and 75ALS171 Transceivers**



**Differential Transceiver Connections for the Differential SCSI Bus Configuration Using 75176A Transceiver**

16506C-15

**PIN DESCRIPTION****Host Interface Signals****DMA 15–0****Data/DMA Bus****(Input/Output, Active High, Internal Pull-up)**

The configuration of this bus depends on the Bus Mode 1–0 (BUSMD 1–0) inputs. When the device is configured for a single bus operation, the host can access the internal register set on the lower eight lines and the DMA accesses can be made to the FIFO using entire bus. When using the Byte Mode via the BHE and A0 inputs the data can be transferred on either the upper or lower half of the DMA 15–0 bus.

**DMAP 1–0****Data/DMA Parity Bus****(Input/Output, Active High, Internal Pull-up)**

These lines are odd parity for the DMA 15–0 bus. DMAP 1 is the parity for the upper half of the bus DMA 15–8 and DMAP 0 is the parity for the lower half of the bus DMA 7–0.

**ALE [A3]****Address Latch Enable [Address 3]****(Input, Active High)**

This is a dual function input. When the device is configured for the dual bus mode (two buses, multiplexed and byte control), this input acts as ALE. As ALE, this input latches the address on the AD 7–0 bus on its Low going edge. When the device is configured for all other bus modes, this input acts as A3. As A3, this input is the third bit of the address bus.

**DMARD [A2]****DMA Read [Address 2]****(Input, Active Low [Active High])**

This is a dual function input. When the device is configured for the dual bus mode (two buses, multiplexed and byte control), this input acts as DMARD. As DMARD, this input is the read signal for the DMA 15–0 bus. When the device is configured for all other bus modes, this input acts as A2. As A2, this input is the second bit of the address bus.

**BHE [A1]****Bus High Enable [Address 1]****(Input, Active High)**

This is a dual function input. When the device is configured for the dual bus mode (two buses, multiplexed and byte control), this input acts as BHE. As BHE, this input works in conjunction with AS0 to indicate the lines on which data transfer will take place. When the device is configured for all other bus modes this input acts as A1. As A1, this input is the first bit of the address bus.

**AS0 [A0]****Address Status [Address 0]****(Input, Active High)**

This is a dual function input. When the device is configured for the dual bus mode (two buses, multiplexed and byte control), this input acts as AS0. As AS0, this input works in conjunction with BHE to indicate the lines on which data transfer will take place. When the device is configured for all other bus modes, this input acts as A0. As A0, this input is the zeroth bit of the address bus.

The following is the decoding for the BHE and AS0 inputs:

| BHE | AS0 | Bus Used                      |
|-----|-----|-------------------------------|
| 1   | 1   | Upper Bus – DMA 15–8, DMAP 1  |
| 1   | 0   | Full Bus – DMA 15–0, DMAP 1–0 |
| 0   | 1   | Reserved                      |
| 0   | 0   | Lower Bus – DMA 7–0, DMAP 0   |

**DREQ****DMA Request****(Output, Active High, Hi-Z)**

This output signal to the DMA controller will be active during DMA read and write cycles. During a DMA read cycle it will be active as long as there is a word (or a byte in the byte mode) in the FIFO to be transferred to memory. During a DMA write cycle it will be active as long as there is an empty space for a word (or a byte in the byte mode) in the FIFO.

**DACK****DMA Acknowledge****(Input, Active Low)**

This input signal from the DMA controller will be active during DMA read and write cycles. The DACK signal is used to access the DMA FIFO only and should never be active simultaneously with the CS signal, which accesses the registers only.

**AD 7–0****Host Address Data Bus****(Input/Output, Active High, Internal Pull-up)**

This bus is used only in the dual bus mode. This bus allows the host processor to access the device's internal registers while the DMA bus is transferring data. When using multiplexed bus, these lines can be used for address and data. When using non multiplexed bus these lines can be used for the data only.

**DMAWR****DMA Write  
(Input, Active Low)**

This signal writes the data on the DMA 15–0 bus into the internal FIFO when DACK is also active. When in the single bus mode this signal must be tied to the WR signal.

**RD****Read  
(Input Active Low)**

This signal reads the internal device registers and places their contents on the data bus, when either CS signal or DACK signal is active.

**WR****Write  
(Input Active Low)**

This signal writes the internal device registers with the value present on the data bus, when the CS signal is also active.

**CS****Chip Select  
(Input Active Low)**

This signal enables the read and write of the device registers. CS enables access to any register (including the FIFO) while the DACK enables access only to the FIFO. CS and DACK should never be active simultaneously in the single bus mode, they may however be active simultaneously in the dual bus mode provided the CS signal is not enabling access to the FIFO.

**INT****Interrupt  
(Output, Active Low, Open Drain)**

This signal is a non maskable interrupt flag to the host processor. This signal is latched on the output on the high going edge of the clock. This flag may be cleared by reading the Interrupt Status Register (ISTAT) or by performing a device reset (hard or soft). This flag is not cleared by a SCSI reset.

**DFMODE****Differential Mode  
(Input, Active Low)**

This input is available only on the Am53C96. This input configures the SCSI bus to either single ended or differential mode. When this input is active, the device operates in the differential SCSI mode. The SCSI data is available on the SD 7–0 lines and the high active transceiver enables on the SDC 7–0 outputs. When this input is inactive, the device operates in the single ended SCSI mode. The SCSI input data is available on SD 7–0 lines and the output data is available on SDC 7–0 lines. In the single ended SCSI mode, the SD 7–0 and the SDC 7–0 buses can be tied together externally.

**BUSMD 1–0****Bus Mode  
(Input, Active High)**

These inputs configure the device for single bus or dual bus operation and the DMA width.

| <b>BUSMD1</b> | <b>BUSMD0</b> | <b>Bus Configuration</b>                                                                       |
|---------------|---------------|------------------------------------------------------------------------------------------------|
| 1             | 1             | Two buses: 8-bit Host Bus and 16-bit DMA Bus<br>Register Address on A 3–0 and Data on AD Bus   |
| 1             | 0             | Two buses: Multiplexed and byte control<br>Register Address on AD 3–0 and Data on AD Bus       |
| 0             | 1             | Single bus: 8-bit Host Bus and 16-bit DMA Bus<br>Register Address on A 3–0 and Data on DMA Bus |
| 0             | 0             | Single bus: 8-bit Host Bus and 8-bit DMA Bus<br>Register Address on A 3–0 and Data on DMA Bus  |

**CLK****Clock  
(Input)**

Clock input used to generate all the internal device timings. The maximum frequency of this input is 25 MHz. and a minimum of 10 MHz to maintain the SCSI bus timings.

**RESET****Reset  
(Input, Active High)**

This input when active resets the device. The RESET input must be active for at least two CLK periods after the voltage on the power inputs have reached Vcc minimum.

**SCSI Interface Signals****SD 7–0****SCSI Data****(Input/Output, Active Low, Schmitt Trigger)**

When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) these pins are defined as inputs for the SCSI data bus. When the device is configured in the Differential SCSI Mode (DFMODE active) these pins are defined as bidirectional SCSI data bus.

**SD<sub>P</sub>****SCSI Data Parity  
(Input/Output, Active Low, Schmitt Trigger)**

When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) this pin is defined as the input for the SCSI data parity. When the device is configured in the Differential SCSI Mode (DFMODE active) this pin is defined as bidirectional SCSI data parity.

**SDC 7-0****SCSI Data Control  
(Output, Active Low, Open Drain)**

When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) these pins are defined as outputs for the SCSI data bus. When the device is configured in the Differential SCSI Mode (DFMODE active) these pins are defined as direction controls for the external differential transceivers. In this mode, a signal high state corresponds to an output to the SCSI bus and a low state corresponds to an input from the SCSI bus.

**SDC<sub>P</sub>****SCSI Data Control Parity  
(Output, Active Low, Open Drain)**

When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) this pin is defined as an output for the SCSI data parity. When the device is configured in the Differential SCSI Mode (DFMODE active) this pin is defined as the direction control for the external differential transceiver. In this mode, a signal high state corresponds to an output to the SCSI bus and a low state corresponds to an input from the SCSI bus.

**MSG****Message  
(Input/Output, Active Low, Schmitt Trigger)**

This is a bidirectional signal with 48 mA output driver. It is an output in the target mode and a Schmitt trigger input in the initiator mode.

**C/D****Command/Data  
(Input/Output, Schmitt Trigger)**

This is a bidirectional signal with 48 mA output driver. It is an output in the target mode and a Schmitt trigger input in the initiator mode.

**I/O****Input/Output  
(Input/Output, Schmitt Trigger)**

This is a bidirectional signal with 48 mA output driver. It is an output in the target mode and a Schmitt trigger input in the initiator mode.

**ATN****Attention  
(Input/Output, Active Low, Schmitt Trigger)**

This signal is a 48 mA output in the initiator mode and a Schmitt trigger input in the target mode. This signal will be asserted when the initiator detects a parity error or it can be asserted via certain initiator commands.

**BSY****Busy  
(Input, Active Low, Schmitt Trigger)**

This is a SCSI input signal with a Schmitt trigger.

**SEL****Select  
(Input, Active Low, Schmitt Trigger)**

This is a SCSI input signal with a Schmitt trigger.

**RST****Reset  
(Input, Active Low, Schmitt Trigger)**

This is a SCSI input signal with a Schmitt trigger.

**REQ****Request  
(Input, Active Low, Schmitt Trigger)**

This is a SCSI input signal with a Schmitt trigger.

**ACK****Acknowledge  
(Input, Active Low, Schmitt Trigger)**

This is a SCSI input signal with a Schmitt trigger.

**BSYC****Busy Control  
(Output, Active Low, Open Drain)**

This is a SCSI output with 48 mA drive. When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) this pin is defined as a BSY output for the SCSI bus. When the device is configured in the Differential SCSI Mode (DFMODE active) this pin is defined as the direction control for the external differential transceiver. In this mode, a signal high state corresponds to an output to the SCSI bus and a low state corresponds to an input from the SCSI bus.

**SEL****Select Control  
(Output, Active Low, Open Drain)**

This is a SCSI output with 48 mA drive. When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) this pin is defined as a SEL output for the SCSI bus. When the device is configured in the Differential SCSI Mode (DFMODE active) this pin is defined as the direction control for the external differential transceiver. In this mode, a signal high state corresponds to an output to the SCSI bus and a low state corresponds to an input from the SCSI bus.

**RSTC****Reset Control  
(Output, Active Low, Open Drain)**

This is a SCSI output with 48 mA drive. The Reset SCSI command will cause the device to drive RSTC active for 25 ms–40 ms, which will depend on the CLK frequency and the conversion factor. When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) this pin is defined as a RST output for the SCSI bus. When the device is configured in the Differential SCSI Mode (DFMODE active) this pin is defined as the direction control for the external differential transceiver. In this mode, a signal high state corresponds to an output to the SCSI bus and a low state corresponds to an input from the SCSI bus.

**REQC****Request Control  
(Output, Active Low, Open Drain)**

This is a SCSI output with 48 mA drive. This signal is activated only in the target mode.

**ACKC****Acknowledge Control  
(Output, Active Low, Open Drain)**

This is a SCSI output with 48 mA drive. This signal is activated only in the initiator mode.

**ISEL****Initiator Select  
(Output, Active High)**

This signal is available on the Am53C96 only. This signal is active whenever the device is in the initiator mode. In the differential mode this signal is used to enable the initiator signals ACKC and ATN and the device also drives these signals.

**TSEL****Target Select  
(Output, Active High)**

This signal is available on the Am53C96 only. This signal is active whenever the device is in the target mode. In the differential mode this signal is used to enable the target signals REQC, MSG, C/D and I/O and the device also drives these signals.

**FUNCTIONAL DESCRIPTION****Register Map**

| Address (Hex.) | Operation  | Register                            | Address (Hex.) | Operation  | Register                             |
|----------------|------------|-------------------------------------|----------------|------------|--------------------------------------|
| 00             | Read       | Current Transfer Count Register LSB | 06             | Read       | Internal State Register              |
| 00             | Write      | Start Transfer Count Register LSB   | 06             | Write      | Synchronous Transfer Period Register |
| 01             | Read       | Current Transfer Count Register MSB | 07             | Read       | Current FIFO/Internal State Register |
| 01             | Write      | Start Transfer Count Register MSB   | 07             | Write      | Synchronous Offset Register          |
| 02             | Read/Write | FIFO Register                       | 08             | Read/Write | Control Register 1                   |
| 03             | Read/Write | Command Register                    | 09             | Write      | Clock Factor Register                |
| 04             | Read       | Status Register                     | 0A             | Write      | Forced Test Mode Register            |
| 04             | Write      | SCSI Destination ID Register        | 0B             | Read/Write | Control Register 2                   |
| 05             | Read       | Interrupt Status Register           | 0C             | Read/Write | Control Register 3                   |
| 05             | Write      | SCSI Timeout Register               | 0F             | Write      | Data Alignment Register              |

**Note:**

Not all registers in this device are both readable and writable. Some read only registers share the same address with write only registers. The registers can be accessed by asserting the CS signal and then asserting either RD or WR signal depending on the operation to be performed. Only the FIFO Register can be accessed by asserting either CS or DACK in conjunction with RD and WR signals or DMARD and DMAWR signals. The register address inputs are ignored when DACK is used but must be valid when CS is used.

## Current Transfer Count Register (00H-01H) Read Only

Current Transfer Count Register  
CTCREG

Address: 00H-01H  
Type: Read

| 15     | 14     | 13     | 12     | 11     | 10     | 9     | 8     |
|--------|--------|--------|--------|--------|--------|-------|-------|
| CRVL15 | CRVL14 | CRVL13 | CRVL12 | CRVL11 | CRVL10 | CRVL9 | CRVL8 |
| x      | x      | x      | x      | x      | x      | x     | x     |

| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CRVL7 | CRVL6 | CRVL5 | CRVL4 | CRVL3 | CRVL2 | CRVL1 | CRVL0 |
| x     | x     | x     | x     | x     | x     | x     | x     |

16506C-16

### CTCREG – Bits 15:0 – CRVL 15:0 – Current Value 15:0

This is a two-byte register. It counts down to keep track of the number of DMA transfers. Reading this register will return the current value of the counter. The counter will decrement by one for every byte transferred and two for every word transferred over the SCSI bus. The transaction is complete when the count reaches zero. These registers are automatically loaded with the values in the Start Transfer Count Register every time a DMA command is issued.

In the target mode, this counter is decremented by the active edge of DACK during the Data-In phase and by REQC during the Data-Out phase.

In the initiator mode, the counter is decremented by the active edge of DACK during the Synchronous Data-In phase or by ACKC during the Asynchronous Data-In phase and by DACK during the Data-Out phase.

## Start Transfer Count Register (00H-01H) Write Only

Start Transfer Count Register  
STCREG

Address: 00H-01H  
Type: Write

| 15     | 14     | 13     | 12     | 11     | 10     | 9     | 8     |
|--------|--------|--------|--------|--------|--------|-------|-------|
| STVL15 | STVL14 | STVL13 | STVL12 | STVL11 | STVL10 | STVL9 | STVL8 |
| x      | x      | x      | x      | x      | x      | x     | x     |

| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| STVL7 | STVL6 | STVL5 | STVL4 | STVL3 | STVL2 | STVL1 | STVL0 |
| x     | x     | x     | x     | x     | x     | x     | x     |

16506C-017

## STCREG – Bits 15:0 – STVL 15:0 – Start Value 15:0

This is a two-byte register. It contains the number of bytes to be transferred during a DMA operation. The value of this register is set to the number of bytes to be transferred prior to a DMA transfer command. This register retains its programmed value until it is overwritten and is not affected by hardware or software reset. Therefore, it is not necessary to reprogram the count for subsequent DMA transfers of the same size. Writing a zero to this register sets a maximum transfer count of 65536 bytes. The value in this register is undefined at power-up.

## FIFO Register (02H) Read/Write

FIFO Register  
FFREG

Address: 02H  
Type: Read/Write

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| FF7 | FF6 | FF5 | FF4 | FF3 | FF2 | FF1 | FF0 |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

16506C-18

## FFREG – Bits 7:0 – FF 7:0 – FIFO 7:0

The bottom of the 16x9 FIFO is mapped into the FIFO Register address. By reading and writing this register the bottom of the FIFO can be read or written. This is the only register that can also be accessed by DACK along with DMARD or DMAWR. This register is reset to zero by hardware or software reset and also at the start of a selection or reselection sequence.

## Command Register (03H) Read/Write

Command Register  
CMDREG

Address: 03H  
Type: Read/Write

| 7   | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-----|------|------|------|------|------|------|------|
| DMA | CMD6 | CMD5 | CMD4 | CMD3 | CMD2 | CMD1 | CMD0 |
| x   | x    | x    | x    | x    | x    | x    | x    |

Command 6:0

Direct Memory Access

16506C-019

Commands to the device are issued by writing to this register. This register is two deep which allows for command queuing. The second command can be issued before the first one is completed. The Reset command and the Stop DMA command are not queued and are executed immediately. Reading this register will return the command currently being executed (or the last command executed if there are no pending commands).

**CMDREG – Bit 7 – DMA – Direct Memory Access**

The DMA bit when set notifies the device that the command is a DMA instruction, when reset it is a non-DMA instruction. For DMA instructions the Current Transfer Count Register (CTCREG) will be loaded with the contents of the Start Transfer Count Register (STCREG). The data is then transferred and the CTCREG is decremented for each byte until it reaches zero.

**CMDREG – Bits 6:0 – CMD 6:0 – Command 6:0**

These command bits decode the commands that the device needs to perform. There are a total of 29 commands grouped into four categories. The groups are Initiator Commands, Target Commands, Selection/Reselection Commands and General Purpose Commands.

**Initiator Commands**

| CMD6 | CMD5 | CMD4 | CMD3 | CMD2 | CMD1 | CMD0 | Command                          |
|------|------|------|------|------|------|------|----------------------------------|
| 0    | 0    | 1    | 0    | 0    | 0    | 0    | Information Transfer             |
| 0    | 0    | 1    | 0    | 0    | 0    | 1    | Initiator Command Complete Steps |
| 0    | 0    | 1    | 0    | 0    | 1    | 0    | Message Accepted                 |
| 0    | 0    | 1    | 1    | 0    | 0    | 0    | Transfer Pad Bytes               |
| 0    | 0    | 1    | 1    | 0    | 1    | 0    | Set ATN                          |
| 0    | 0    | 1    | 1    | 0    | 1    | 1    | Reset ATN                        |

**Target Commands**

| CMD6 | CMD5 | CMD4 | CMD3 | CMD2 | CMD1 | CMD0 | Command                       |
|------|------|------|------|------|------|------|-------------------------------|
| 0    | 1    | 0    | 0    | 0    | 0    | 0    | Send Message                  |
| 0    | 1    | 0    | 0    | 0    | 0    | 1    | Send Status                   |
| 0    | 1    | 0    | 0    | 0    | 1    | 0    | Send Data                     |
| 0    | 1    | 0    | 0    | 0    | 1    | 1    | Disconnect Steps              |
| 0    | 1    | 0    | 0    | 1    | 0    | 0    | Terminate Steps               |
| 0    | 1    | 0    | 0    | 1    | 0    | 1    | Target Command Complete Steps |
| 0    | 1    | 0    | 0    | 1    | 1    | 1    | Disconnect                    |
| 0    | 1    | 0    | 1    | 0    | 0    | 0    | Receive Message Steps         |
| 0    | 1    | 0    | 1    | 0    | 0    | 1    | Receive Command               |
| 0    | 1    | 0    | 1    | 0    | 1    | 0    | Receive Data                  |
| 0    | 1    | 0    | 1    | 0    | 1    | 1    | Receive Command Steps         |
| 0    | 0    | 0    | 0    | 1    | 0    | 0    | DMA Stop                      |

**Idle Commands**

| CMD6 | CMD5 | CMD4 | CMD3 | CMD2 | CMD1 | CMD0 | Command                        |
|------|------|------|------|------|------|------|--------------------------------|
| 1    | 0    | 0    | 0    | 0    | 0    | 0    | Reselect Steps                 |
| 1    | 0    | 0    | 0    | 0    | 0    | 1    | Select without ATN Steps       |
| 1    | 0    | 0    | 0    | 0    | 1    | 0    | Select with ATN Steps          |
| 1    | 0    | 0    | 0    | 0    | 1    | 1    | Select with ATN and Stop Steps |
| 1    | 0    | 0    | 0    | 1    | 0    | 0    | Enable Selection/Reselection   |
| 1    | 0    | 0    | 0    | 1    | 0    | 1    | Disable Selection/Reselection  |
| 1    | 0    | 0    | 0    | 1    | 1    | 0    | Select with ATN3 Steps         |

**General Commands**

| CMD6 | CMD5 | CMD4 | CMD3 | CMD2 | CMD1 | CMD0 | Command        |
|------|------|------|------|------|------|------|----------------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | No Operation   |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | Clear FIFO     |
| 0    | 0    | 0    | 0    | 0    | 1    | 0    | Reset Device   |
| 0    | 0    | 0    | 0    | 0    | 1    | 1    | Reset SCSI Bus |

## Status Register (04H) Read



This read only register contains flags to indicate the status and phase of the SCSI transactions. It indicates whether an interrupt or error condition exists. It should be read every time the host is interrupted to determine which device is asserting an interrupt. The data is latched until the Interrupt Status Register is read. The phase bits will be latched only if latching is enabled in the Control Register 2, otherwise, it will indicate the current SCSI phase. If command stacking is used, two interrupts might occur. Reading this register will clear the status information for the first interrupt and update the Status Register for the second interrupt.

### STATREG – Bit 7 – INT – Interrupt

The INT bit is set when the device asserts the interrupt output. This bit will be cleared by a hardware or software reset. Reading the Interrupt Status Register will deassert the interrupt output and also clear this bit.

### STATREG – Bit 6 – IOE – Illegal Operation Error

The IOE bit is set when an illegal operation is attempted. This condition will not cause an interrupt, it will be detected by reading the status register while servicing another interrupt. The following conditions will cause the IOE bit to be set:

- DMA and SCSI transfer directions are opposite.
- FIFO overflows.
- In initiator mode an unexpected phase change detected during synchronous data transfer.
- Command Register overwritten.

This bit will be cleared by reading the Interrupt Status Register or by a hard or soft reset.

### STATREG – Bit 5 – PE – Parity Error

The PE bit is set if the parity checking option is enabled in Control Register 1 and the device detects a parity error on incoming SCSI data, command, status or mes-

sage bytes. Detection of a parity error condition will not cause an interrupt but will be reported with other interrupt causing conditions. When a parity error is detected in the information phase of the initiator mode ATN is asserted on the SCSI bus.

This bit will be cleared by reading the Interrupt Status Register or by a hard or soft reset.

### STATREG – Bit 4 – CTZ – Count To Zero

The CTZ bit is set when the Current Transfer Count Register (CTCREG) has counted down to zero. This bit will be reset when the CTCREG is written.

Reading the Interrupt Status Register will not affect this bit. This bit will however be cleared by a hard or soft reset.

#### Note:

A non-DMA NOP will not reset the CTZ bit since it does not load the CTCREG but a DMA NOP will reset this bit since it loads the CTCREG.

### STATREG – Bit 3 – GCV – Group Code Valid

The GCV bit is set if the group code field in the Command Descriptor Block (CDB) is one that is defined by the ANSI Committee in their document X3.131 – 1986. If the SCSI-2 Feature Enable (S2FE) bit in the Control Register 2 (CNTLREG2) is set, Group 2 commands will be treated as ten byte commands and the GCV bit will be set. If S2FE is reset then Group 2 commands will be treated as reserved commands. Group 3 and 4 command will always be considered as reserved commands. The device will treat all reserved commands as six byte commands. Group 6 commands will always be treated as vendor unique six byte commands and Group 7 commands will always be treated as vendor unique ten byte commands.

The GCV bit is cleared by reading the Interrupt Status Register (INSTREG) or by a hard or soft reset.

**STATREG – Bit 2 – MSG – Message****STATREG – Bit 1 – C/D – Command/Data****STATREG – Bit 0 – I/O – Input/Output**

| Bit2<br>MSG | Bit1<br>C/D | Bit0<br>I/O | SCSI Phase  |
|-------------|-------------|-------------|-------------|
| 1           | 1           | 1           | Message In  |
| 1           | 1           | 0           | Message Out |
| 1           | 0           | 1           | Reserved    |
| 1           | 0           | 0           | Reserved    |
| 0           | 1           | 1           | Status      |
| 0           | 1           | 0           | Command     |
| 0           | 0           | 1           | Data_In     |
| 0           | 0           | 0           | Data_Out    |

The MSG, C/D and I/O bits together can be referred to as the SCSI Phase bits. They indicate the phase of the SCSI bus. These bits may be latched or unlatched depending on the option selected in Control Register 2 (CNTLREG2) by the Latch SCSI Phase (LSP) bit.

In the latched mode the SCSI phase bits are latched at the end of a command and the latch is opened when the Interrupt Status Register (INSTREG) is read. In the unlatched mode, they indicate the phase of the SCSI bus when this register is read.

**SCSI Destination ID Register (04H) Write**SCSI Destination ID Register  
SDIDREGAddress: 04H  
Type: Write

16506C-21

**SDIDREG – Bits 7:3 – RES – Reserved**

At power-up the state of these bits is undefined. The DID 2:0 bits are not affected by reset.

**SDIDREG – Bits 2:0 – DID 2:0 – Destination ID 2:0**

The DID 2:0 bits are the encoded SCSI ID of the device on the SCSI bus which needs to be selected or reselected.

| DID2 | DID1 | DID0 | SCSI ID |
|------|------|------|---------|
| 1    | 1    | 1    | 7       |
| 1    | 1    | 0    | 6       |
| 1    | 0    | 1    | 5       |
| 1    | 0    | 0    | 4       |
| 0    | 1    | 1    | 3       |
| 0    | 1    | 0    | 2       |
| 0    | 0    | 1    | 1       |
| 0    | 0    | 0    | 0       |

## Interrupt Status Register (05H) Read



16506C-22

The Interrupt Status Register (INSTREG) will indicate the reason for the interrupt. This register is used with the Status Register (STATREG) and Internal Status Register (ISREG) to determine the reason for the interrupt. Reading the INSTREG will clear all three registers.

### INSTREG – Bit 7 – SRST – SCSI Reset

The SRST bit will be set if a SCSI Reset is detected and SCSI reset reporting is enabled via the DISR (bit 6) of the CNTLREG1.

### INSTREG – Bit 6 – ICMD – Invalid Command

The ICMD bit will be set if the device detects an illegal command code. This bit is also set if a command code from a different mode is detected than the mode the device is currently in.

### INSTREG – Bit 5 – DIS – Disconnected

The DIS bit can be set in the target or the initiator mode when the device disconnects from the SCSI bus. In the target mode this bit will be set if a terminate or a command complete sequence causes the device to disconnect from the SCSI bus. In the Initiator mode this bit will be set if the target disconnects or a selection or reselection timeout occurs.

### INSTREG – Bit 4 – SR – Service Request

The SR bit can be set in the target or the initiator mode when another device on the SCSI bus has a service re-

quest. In the target mode this bit will be set when the initiator asserts the ATN signal. In the Initiator mode this bit is set whenever the target requests an information transfer phase.

### INSTREG – Bit 3 – SO – Successful Operation

The SO bit can be set in the target or the initiator mode when an operation is successfully complete. In the target mode this bit will be set when any target mode command is completed. In the initiator mode this bit is set after a target has been successfully selected, after a command is successfully completed and after an information transfer command when the target requests a message in phase.

### INSTREG – Bit 2 – RESEL – Reselected

The RESEL bit is set at the end of the reselection phase indicating that the device has been reselected as an initiator.

### INSTREG – Bit 1 – SELA – Selected with Attention

The SELA bit is set at the end of the selection phase indicating that the device has been selected and that the ATN signal was active during the selection.

### INSTREG – Bit 0 – SEL – Selected

The SEL bit is set at the end of the selection phase indicating that the device has been selected and that the ATN signal was inactive during the selection.

## SCSI Timeout Register (05H) Write

SCSI Timeout Register  
STIMREG

Address: 05H  
Type: Write

| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|
| STIM7 | STIM6 | STIM5 | STIM4 | STIM3 | STIM2 | STIM1 | STIM0 |
| x     | x     | x     | x     | x     | x     | x     | x     |

16506C-23

This register determines how long the initiator (target) will wait for a target to respond to a selection (reselection) before timing out. It should be set to yield 250 ms to comply with ANSI standards for SCSI.

### STIMREG – Bits 7:0 – STIM 7:0 – SCSI Timer 7:0

The value loaded in STIM 7:0 can be calculated from the following formula:

STIM 7:0 =

$$[(\text{SCSI Time Out}) (\text{Clock Frequency}) / (8192 (\text{Clock Factor}))]$$

Example:

SCSI Time Out (in seconds): 250 ms. (Recommended by the ANSI Standard) =  $250 \times 10^{-3}$  s.

Clock Frequency: 20 MHz. (assume) =  $20 \times 10^6$  Hz.

Clock Factor: CLKF 2:0 from Clock Conversion Register (09H) = 5

$$\text{STIM 7:0} = (250 \times 10^{-3}) \times (20 \times 10^6) / (8192 (5)) = 122 \text{ decimal}$$

## Internal State Register (06H) Read

Internal State Register  
ISREG

Address: 06H  
Type: Read

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| RES | RES | RES | RES | SOF | IS2 | IS1 | ISO |
| x   | x   | x   | x   | 0   | 0   | 0   | 0   |



16506C-24

The Internal State Register (ISREG) tracks the progress of a sequence-type command. It is updated after each successful completion of an intermediate operation. If an error occurs, the host can read this register to determine at where the command failed and take the necessary procedure for recovery. Reading the Interrupt Status Register will clear this register.

### ISREG – Bits 7:4 – RES – Reserved

### ISREG – Bit 3 – SOF – Synchronous Offset Flag

The SOF is reset when the Synchronous Offset Register (SOFREG) has reached its maximum value.

#### Note:

*The SOF bit is active Low.*

### ISREG – Bits 2:0 – IS 2:0 – Internal State 2:0

The IS 2:0 bits along with the Interrupt Status Register (INSTREG) indicates the status of the successfully completed intermediate operation. Refer to the Status Decode section for more details.

| Initiator Select without ATN Steps |                                 |                                                                                                    |
|------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------|
| Internal State Register (06H)      | Interrupt Status Register (05H) | Explanation                                                                                        |
| Bits 2:0 (Hex)                     | Bits 7:0 (Hex)                  |                                                                                                    |
| 0                                  | 20                              | Arbitration steps completed or disconnected or selection time-out                                  |
| 4                                  | 18                              | Selection with ATN steps fully executed                                                            |
| 3                                  | 18                              | Sequence halted during command transfer due to premature phase change (target)                     |
| 2                                  | 18                              | Arbitration and selection completed; sequence halted because target failed to assert command phase |

  

| Initiator Select with ATN Steps |                                 |                                                                                                                                                                          |
|---------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal State Register (06H)   | Interrupt Status Register (05H) | Explanation                                                                                                                                                              |
| Bits 2:0 (Hex)                  | Bits 7:0 (Hex)                  |                                                                                                                                                                          |
| 4                               | 18                              | Selection with ATN steps fully executed                                                                                                                                  |
| 3                               | 18                              | Sequence halted during command transfer due to premature phase change; some CDB bytes may not have been sent; check FIFO flags                                           |
| 2                               | 18                              | Message out completed; sent one message byte with ATN true, then released ATN; sequence halted because target failed to assert command phase after message byte was sent |
| 0                               | 18                              | Arbitration and selection completed; sequence halted because target did not assert message out phase; ATN still driven by HPSC                                           |

  

| Initiator Select with ATN3 Steps |                                 |                                                                                                                                                                                                                            |
|----------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal State Register (06H)    | Interrupt Status Register (05H) | Explanation                                                                                                                                                                                                                |
| Bits 2:0 (Hex)                   | Bits 7:0 (Hex)                  |                                                                                                                                                                                                                            |
| 0                                | 20                              | Arbitration steps completed or disconnected or selection time-out                                                                                                                                                          |
| 4                                | 18                              | Selection with ATN3 steps fully executed                                                                                                                                                                                   |
| 3                                | 18                              | Sequence halted during command transfer due to premature phase change; some CDB bytes may not have been sent; check FIFO flags                                                                                             |
| 2                                | 18                              | One, two, or three message bytes sent; sequence halted because target failed to assert command phase after third message byte, or prematurely released message out phase; ATN released only if third message byte was sent |
| 0                                | 18                              | Arbitration and selection completed; sequence halted because target failed to assert message out phase; ATN still driven by HPSC                                                                                           |

  

| Initiator Select with ATN and Stop Steps |                                 |                                                                                                                                    |
|------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Internal State Register (06H)            | Interrupt Status Register (05H) | Explanation                                                                                                                        |
| Bits 2:0 (Hex)                           | Bits 7:0 (Hex)                  |                                                                                                                                    |
| 0                                        | 20                              | Arbitration steps completed or disconnected or selection time-out                                                                  |
| 0                                        | 18                              | Arbitration and selection completed; sequence halted because target failed to assert message out phase; ATN still asserted by HPSC |
| 1                                        | 18                              | Message out completed; one message byte sent; ATN on                                                                               |

| Target Selected without ATN Steps |                                 |                                                                                                                                                            |
|-----------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal State Register (06H)     | Interrupt Status Register (05H) | Explanation                                                                                                                                                |
| Bits 2:0 (Hex)                    | Bits 7:0 (Hex)                  |                                                                                                                                                            |
| 2                                 | 11                              | Selected; received entire CDB; check group code valid bit; initiator asserted ATN in command phase                                                         |
| 1                                 | 11                              | Sequence halted in command phase due to parity error; some CDB bytes may not have been received; check FIFO flags; initiator asserted ATN in command phase |
| 2                                 | 01                              | Selected; received entire CDB; check group code valid bit                                                                                                  |
| 1                                 | 01                              | Sequence halted in command phase because of parity error; some CDB bytes may not have been received; check FIFO flags                                      |
| 0                                 | 01                              | Selected; loaded bus ID into FIFO; null-byte message loaded into FIFO                                                                                      |

  

| Target Select with ATN Steps, SCSI-2 Bit NOT SET |                                 |                                                                                                                                  |
|--------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| Internal State Register (06H)                    | Interrupt Status Register (05H) | Explanation                                                                                                                      |
| Bits 2:0 (Hex)                                   | Bits 7:0 (Hex)                  |                                                                                                                                  |
| 2                                                | 12                              | Selection complete; received one message byte and entire CDB; initiator asserted ATN during command phase                        |
| 1                                                | 12                              | Halted in command phase; parity error and ATN true                                                                               |
| 0                                                | 12                              | Selected with ATN; stored bus ID and one message byte; sequence halted because ATN remained true after first message byte        |
| 2                                                | 02                              | Selection completed; received one message byte and the entire CDB                                                                |
| 1                                                | 02                              | Sequence halted in command phase because of parity error; some CDB bytes not received; check group code valid bit and FIFO flags |
| 0                                                | 02                              | Selected with ATN; stored bus ID and one message byte; sequence halted because of parity error or invalid ID message             |

  

| Target Select with ATN Steps, SCSI-2 Bit SET        |                                 |                                                                                                                                                           |
|-----------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal State Register (06H)                       | Interrupt Status Register (05H) | Explanation                                                                                                                                               |
| Bits 2:0 (Hex)                                      | Bits 7:0 (Hex)                  |                                                                                                                                                           |
| 5                                                   | 12                              | Halted in command phase; parity error and ATN true                                                                                                        |
| 4                                                   | 12                              | ATN remained true after third message byte                                                                                                                |
| 0                                                   | 02                              | Selected with ATN; stored bus ID and one message byte; sequence halted because of parity error or invalid ID message                                      |
| 6                                                   | 02                              | Selection completed; received three message bytes and the entire CDB                                                                                      |
| 5                                                   | 02                              | Received three message bytes then halted in command phase because of parity error; some CDB bytes not received; check group code valid bit and FIFO flags |
| 402Parity error during second or third message byte |                                 |                                                                                                                                                           |

  

| Target Receive Command Steps  |                                 |                                                                                        |
|-------------------------------|---------------------------------|----------------------------------------------------------------------------------------|
| Internal State Register (06H) | Interrupt Status Register (05H) | Explanation                                                                            |
| Bits 2:0 (Hex)                | Bits 7:0 (Hex)                  |                                                                                        |
| 2                             | 18                              | Received entire CDB; initiator asserted ATN                                            |
| 1                             | 18                              | Sequence halted during command transfer due to parity error; ATN asserted by initiator |
| 2                             | 08                              | Received entire CDB                                                                    |
| 1                             | 08                              | Sequence halted during command transfer due to parity error; check FIFO flags          |

  

| Target Disconnect Steps       |                                 |                                                                        |
|-------------------------------|---------------------------------|------------------------------------------------------------------------|
| Internal State Register (06H) | Interrupt Status Register (05H) | Explanation                                                            |
| Bits 2:0 (Hex)                | Bits 7:0 (Hex)                  |                                                                        |
| 2                             | 28                              | Disconnect steps fully executed; disconnected; bus is free             |
| 1                             | 18                              | Two message bytes sent; sequence halted because initiator asserted ATN |
| 0                             | 18                              | One message byte sent; sequence halted because initiator asserted ATN  |

**Target Terminate Steps**

| Internal State Register (06H) | Interrupt Status Register (05H) | Explanation                                                                   |
|-------------------------------|---------------------------------|-------------------------------------------------------------------------------|
| Bits 2:0 (Hex)                | Bits 7:0 (Hex)                  |                                                                               |
| 2                             | 28                              | Terminate steps fully executed; disconnected; bus is free                     |
| 1                             | 18                              | Status and message bytes sent; sequence halted because initiator asserted ATN |
| 0                             | 18                              | Status byte sent; sequence halted because initiator asserted ATN              |

**Target Command Complete Steps**

| Internal State Register (06H) | Interrupt Status Register (05H) | Explanation                                                              |
|-------------------------------|---------------------------------|--------------------------------------------------------------------------|
| Bits 2:0 (Hex)                | Bits 7:0 (Hex)                  |                                                                          |
| 1                             | 18                              | Status and message bytes sent; sequence halted because initiator set ATN |
| 0                             | 18                              | Status byte sent; sequence halted because initiator set ATN              |
| 2                             | 08                              | Command complete steps fully executed                                    |

## Synchronous Transfer Period Register (06H) Write



16506C-25

The Synchronous Transfer Period Register (STPREG) contains a 5-bit value indicating the number of clock cycles each byte will take to be transferred over the SCSI bus in synchronous mode. The minimum value allowed is 5. The STPREG defaults to five after a hard or soft reset.

### STPREG – Bits 7:5 – RES – Reserved

### STPREG – Bits 4:0 – STP 4:0 – Synchronous Transfer Period 4:0

The STP 4:0 bits are programmed to specify the synchronous transfer period or the number of clock cycles for each byte transfer in the synchronous mode. The minimum value for STP 4:0 is five. Missing table entries follow the binary code.

| STP4 | STP3 | STP2 | STP1 | STP0 | Clocks/Byte |
|------|------|------|------|------|-------------|
| 0    | 0    | 1    | 0    | 0    | 5           |
| 0    | 0    | 1    | 0    | 1    | 5           |
| 0    | 0    | 1    | 1    | 0    | 6           |
| 0    | 0    | 1    | 1    | 1    | 7           |
| •    | •    | •    | •    | •    | •           |
| •    | •    | •    | •    | •    | •           |
| 1    | 1    | 1    | 1    | 1    | 31          |
| 0    | 0    | 0    | 0    | 0    | 32          |
| 0    | 0    | 0    | 0    | 1    | 33          |
| 0    | 0    | 0    | 1    | 0    | 34          |
| 0    | 0    | 0    | 1    | 1    | 35          |

## Current FIFO/Internal State Register (07H) Read

Current FIFO/Internal State Register  
CFISREG

Address: 07H  
Type: Read



16506C-26

This register has two fields, the Current FIFO field and the Internal State field.

### CFISREG – Bits 7:5 – IS 2:0 – Internal State 2:0

The Internal State Register (ISREG) tracks the progress of a sequence-type command.

The IS 2:0 bits are duplicated from the IS 2:0 field in the Internal State Register (ISREG) in the normal mode. If the device is in the test mode, IS 0 is set to indicate that the offset value is non zero. A non zero value indicates

that synchronous data transfer can continue. A zero value indicates that the synchronous offset count has been reached and no more data can be transferred until an acknowledge is received.

### CFISREG – Bits 4:0 – CF 4:0 – Current FIFO 4:0

The CF 4:0 bits are the binary coded value of the number of bytes in the FIFO. These bits should not be read when the device is transferring data since this count may not be stable.

## Synchronous Offset Register (07H) Write

Synchronous Offset Register  
SOFREG

Address: 07H  
Type: Write



16506C-27

The Synchronous Offset Register (SOFREG) contains a 4-bit count of the number of bytes that can be sent to (or received from) the SCSI bus without an ACK (or REQ). Bytes exceeding the threshold will be sent one byte at a time (asynchronously). That is, each byte will require an ACK/REQ handshake. To set up an asynchronous transfer, the SOFREG is set to zero. The SOFREG is set to zero after a hard or soft reset.

### SOFREG – Bits 7:4 – RES – Reserved

### SOFREG – Bits 3:0 – SO 3:0 – Synchronous Offset 3:0

The SO 4:0 bits are the binary coded value of the number of bytes that can be sent to (or received from) the SCSI bus without an ACK (or REQ) signal.

## Control Register One (08H) Read/Write

Control Register One  
CNTLREG1

Address: 08H  
Type: Read/Write



16506C-28

The Control Register 1 (CNTLREG1) sets up the device with various operating parameters.

### CNTLREG1 – Bit 7 – ETM – Extended Timing Mode

The ETM bit is set if an extra clock period is required between the data being driven on the bus and the REQ or ACK being asserted. This is sometimes necessary in high capacitive loading environments. The ETM bit is reset to zero by a hard or soft reset.

### CNTLREG1 – Bit 6 – DISR – Disable Interrupt on SCSI Reset

The DISR bit masks the reporting of the SCSI reset. When the DISR bit is set and a SCSI reset is asserted, the device will disconnect from the SCSI bus and remain idle without interrupting the host processor. When the DISR bit is reset and a SCSI reset is asserted the device will respond by interrupting the host processor. The DISR bit is reset to zero by a hard or soft reset.

### CNTLREG1 – Bit 5 – PTE – Parity Test Enable

The PTE bit is for test use only. When the PTE bit is set the parity on the output (SCSI or host processor) bus is forced to the value of the MSB (bit 7) of the output data from the internal FIFO. This allows parity errors to be created to test the hardware and software. The PTE bit is reset to zero by a hard or soft reset.

### CNTLREG1 – Bit 4 – PERE – Parity Error Reporting Enable

The PERE bit enables the checking and reporting of parity errors on incoming SCSI bytes during the information transfer phase. When the PERE bit is set and a bad parity is detected, the PE bit in the STATREG is set but an interrupt will not be generated. In the initiator mode the ATN signal will also be asserted on the SCSI bus. When the PERE bit is reset and a bad parity occurs it is not detected and no action is taken.

### CNTLREG1 – Bit 3 – STE – Self Test Enable

The STE bit is for test use only. When the STE bit is set the device is placed in a test mode which enables the device to access the test register at address 0AH. To reset this bit and to resume normal operation the device must be issued a hard or soft reset.

### CNTLREG1 – Bit 2:0 – CID 2:0 – Chip ID 2:0

The Chip ID 2:0 bits specify the binary coded value of the device ID on the SCSI bus. The device will arbitrate with this ID and will respond to selection or reselection to this ID. At power-up the state of these bits are undefined. These bits are not affected by hard or soft reset.

## Clock Factor Register (09H) Write

Clock Factor Register  
CLKFREG

Address: 09H  
Type: Write



16506C-29

The Clock Factor Register (CLKFREG) must be set to indicate the input frequency range of the device. This value is crucial for controlling various timings to meet the SCSI specification. The selector can be calculated by rounding off the quotient of (Input Clock Frequency in MHz)/(5 MHz). The device has a frequency range of 10 to 25 MHz.

### CLKFREG – Bits 7:3 – RES – Reserved

### CLKFREG – Bits 2:0 – CLKF 2:0 – Clock Factor 2:0

The CLKF 2:0 bits specify the binary coded value of the clock factor. The CLKF 2:0 bits will default to a value of 2 by a hard or soft reset.

| CLKF2 | CLKF1 | CLKF0 | Input Clock Frequency in MHz |
|-------|-------|-------|------------------------------|
| 0     | 1     | 0     | 10                           |
| 0     | 1     | 1     | 10.01 to 15                  |
| 1     | 0     | 0     | 15.01 to 20                  |
| 1     | 0     | 1     | 20.01 to 25                  |

## Forced Test Mode Register (0AH) Write

Forced Test Mode Register  
FTMREG

Address: 0AH  
Type: Write



16506C-30

The Forced Test Mode Register (FTMREG) is for test use only. The STE bit in the CNTLREG1 must be set for the FTMREG to operate.

### FTMREG – Bits 7:3 – RES – Reserved

### FTMREG – Bit 2 – FHI – Forced High Impedance Mode

The FHI bit when set places all the output and bidirectional pins into a high impedance state.

**FTMREG – Bit 1 – FIM – Forced Initiator Mode**

The FIM bit when set forces the device into the initiator mode. The device will then execute all initiator commands irrespective of the SCSI bus status.

**FTMREG – Bit 0 – FTM – Forced Target Mode**

The FTM bit when set forces the device into the target mode. The device will then execute all target commands irrespective of the SCSI bus status.

**Control Register Two (0BH) Read/Write**

The Control Register 2 (CNTLREG2) sets up the device with various operating parameters.

**CNTLREG2 – Bit 7 – DAE – Data Alignment Enable**

The DAE bit is used in the initiator Synchronous Data-In phase only. When the DAE bit is set one byte is reserved at the end of the FIFO when the phase changes to the Synchronous Data-In phase. The contents of this byte will become the lower byte of the DMA word (16-bit) transfer to the memory, the upper byte being the first byte of the first word received from the SCSI bus.

**Note:**

*If an interrupt is received for a misaligned boundary on a phase change to synchronous data the following recovery procedure may be followed. The host processor should copy the byte at the start address in the host memory to the Data Alignment Register 0FH (DALREG) and then issue an information transfer command. The first word the device will write to the memory (via DMA) will consist of the lower byte from the DALREG and the upper byte from the first byte received from the SCSI bus.*

The DAE bit must be set before the phase changes to the Synchronous Data-In. The DAE bit is reset to zero by a hard or soft reset or by writing the DALREG when interrupted in the Synchronous Data-In phase.

**CNTLREG2 – Bit 6 – LSP – Latch SCSI Phase**

The LSP bit is used to enable or disable the latching of the SCSI phase bits (MSG, C/D and I/O) in the Status Register (STATREG) 04H.

When the LSP bit is set the phase bits STSTREG – Bits 2:0 are latched at the end of each command. This simplifies software for stacked commands. When the LSP bit is reset the phase bits STATREG – Bits 2:0 reflect the

actual state of the SCSI phase lines at any instant of time. The LSP bit is reset by a hard or soft reset.

**CNTLREG2 – Bit 5 – SBO – Select Byte Order**

The SBO bit is used only when the BUSMD 1:0 = 10 to enable or disable the byte control on the DMA interface. When SBO is set and the BUSMD 1:0 = 10, the byte control inputs BHE and AS0 control the byte positions. When SBO is reset the byte control inputs BHE and AS0 are ignored.

**CNTLREG2 – Bit 4 – TSDR – Tri-State DMA Request**

The TSDR bit when set sends the DREQ output signal to high impedance state and the device ignores all activity on the DMA request (DREQ) input. This is useful for wiring-OR several devices that share a common DMA request line. When the TSDR bit is reset the DREQ output is driven to TTL levels.

**CNTLREG2 – Bit 3 – S2FE – SCSI-2 Features Enable**

The S2FE bit allows the device to recognize two SCSI-2 features. The two features are extended message feature and the Group 2 command recognition.

**Extended Message Feature:** When the S2FE bit is set and the device is selected with attention, the device will monitor the ATN signal at the end of the first message byte. If the ATN signal is active, the device will request two more message bytes before switching to the command phase. If the ATN signal is inactive the device will switch to the command phase. When the S2FE bit is reset the device as a target will request a single message byte. As an initiator, the device will abort the selection sequence if the target does not switch to the command phase after receiving a single message byte.

Group 2 Command Recognition: When the S2FE bit is set the group 2 commands are recognized as 10 byte commands. The GCV (Group Code Valid) bit in the STATREG (04H) is set. When the S2FE bit is reset, the device will interpret the group 2 commands as reserved commands and will request 6 byte commands. The GCV bit in the STATREG will not be set in this case.

#### CNTLREG2 – Bit 2 – ACDPE – Abort on Command/Data Parity Error

The ACDPE bit when set allows the device to abort a command or data transfer when a parity error is detected. When the ACDPE bit is reset parity error is ignored.

#### CNTLREG2 – Bit 1 – PGRP – Pass Through/Generate Register Parity

The PGRP bit when set causes the data along with the parity from the host to pass through to the FIFO under the control of the CS and the WR signals. When the

PGRP bit is reset, the device generates the parity on the data from the host before writing it to the FIFO.

When the device is placing the data on the SCSI bus, it will check for an outgoing parity error if either the PGRP bit is set or the PGDP (Pass Through/Generate Data Parity) bit is set.

#### CNTLREG2 – Bit 0 – PGDP – Pass Through/Generate Data Parity

The PGDP bit when set causes the data along with the parity from the host to pass through to the FIFO under the control of the DACK and the WR signals. When the PGDP bit is reset, the device generates the parity on the data from the host before writing it to the FIFO.

When the device is placing the data on the SCSI bus, it will check for an outgoing parity error if either the PGDP bit is set or the PGRP (Pass Through/Generate Register Parity) bit is set.

### Control Register Three (0CH) Read/Write

Control Register Three  
CNTLREG3

Address: 0CH  
Type: Read/Write



16506C-32

#### CNTLREG3 – Bits 7:3 – RES – Reserved

#### CNTLREG3 – Bit 2 – LBTM – Last Byte Transfer Mode

The LBTM bit specifies how the last byte in an odd byte transfer is handled during 16-bit DMA transfers. This mode is not used if byte control is selected via BUSMD 1:0 inputs and BSO (Byte Select Order) bit in the CNTLREG2. This mode has no affect during 8-bit DMA transfers and on transfers on the SCSI bus.

When the LBTM bit is set the DREQ signal will not be asserted for the last byte, instead the host will read or write the last byte from or to the FIFO. When the LBTM bit is reset the DREQ signal will be asserted for the last byte and the following 16-bit DMA transfer will contain the last byte on the lower bus. If the transfer is a DMA read the upper bus will be all ones.

The LBTM bit is reset by hard or soft reset.

#### CNTLREG3 – Bit 1 – MDM – Modify DMA Mode

The MDM bit is used to modify the timing of the DACK signal with respect to the DMARD and DMAWR signals. The MDM bit is used in conjunction with the Burst Size 8 (BS8) bit in the CNTLREG3. Both bits have to be set for proper operation.

When the MDM bit is set and the device is in a DMA read or write mode the DACK signal will remain asserted while the data is strobed by the DMARD or DMAWR signals. In the DMA read mode when BUSMD 1:0 = 11 the DACK signal will toggle for every DMA read.

When the MDM bit is reset and the device is in a DMA read or write mode the DACK signal will toggle every time the data is strobed by the DMARD or DMAWR signals.

**CNTLREG3 – Bit 0 – BS8 – Burst Size 8**

The BS8 bit is used to modify the timing of the DREQ signal with respect to the DMARD and DMAWR signals. The BS8 bit is used in conjunction with the Modify DMA Mode (MDM) bit in the CNTLREG3. Both bits have to be set for proper operation.

When the BS8 bit is set the device delays the assertion of the DREQ signal until 8 bytes or 4 words transfer is possible.

When the BS8 bit is set and the device is in a DMA write mode the DREQ signal will be asserted only when 8 byte locations are available for writing. In the DMA read mode the DREQ signal will go active under the following circumstances:

At the end of a transfer,

- In the target mode,
  - when the transfer is complete
  - or
  - when the ATN signal is active
- In the initiator mode,
  - when the Current Transfer Register is decremented to zero
  - or
  - after any phase change

In the middle of a transfer

- In the initiator mode,
  - when the last 8 bytes of the FIFO are full
  - during Synchronous Data-In transfer when the Event Transfer Count Register is greater than 7 and the last 8 bytes of the FIFO are full.

When the BS8 bit is reset and the device is in a DMA read or write mode the DREQ signal will toggle every

time the data is strobed by the DMARD or DMAWR signals.

Using Bit 0 (BS8) and Bit 1 (MDM) of Control Register 3, one can enable the different combination modes shown in the table below.

| (MDM) Bit 1 | (BS8) Bit 0 | Function          | Maximum Synchronous Offset |
|-------------|-------------|-------------------|----------------------------|
| 0           | 0           | Normal DMA Mode   | 15                         |
| 0           | 1           | Burst Size 8 Mode | 7                          |
| 1           | 0           | Reserved          | –                          |
| 1           | 1           | Modified DMA Mode | 15                         |

**Data Alignment Register (0FH) Write**

16506C-33

The Data Alignment Register (DALREG) is used if the first byte of a 16-bit DMA transfer from the SCSI bus to the host processor is misaligned. Prior to issuing an information transfer command, the host processor must set the Data Alignment Enable (DAE) bit in the CNTLREG2.

**DALREG – Bits 7:0 – DA 7:0 – Data Alignment 7:0**

**COMMANDS**

The device commands can be broadly divided into two categories, DMA commands and non-DMA commands. DMA commands are those which cause data movement between the host memory and the SCSI bus while non-

DMA commands are those that cause data movement between the device FIFO and the SCSI bus. The MSB of the command byte differentiate the DMA from the non-DMA commands.

**Summary of Commands**

| Command                          | Command Code (Hex.) |          | Command                               | Command Code (Hex.) |          |
|----------------------------------|---------------------|----------|---------------------------------------|---------------------|----------|
|                                  | Non-DMA Mode        | DMA Mode |                                       | Non-DMA Mode        | DMA Mode |
| <b>Initiator Commands</b>        |                     |          | <b>Idle State Commands</b>            |                     |          |
| Information Transfer             | 10                  | 90       | Reselect Steps                        | 40                  | C0       |
| Initiator Command Complete Steps | 11                  | 91       | Select without <u>ATN</u> Steps       | 41                  | C1       |
| Message Accepted                 | 12                  | —        | Select with <u>ATN</u> Steps          | 42                  | C2       |
| Transfer Pad Bytes               | 18                  | 98       | Select with <u>ATN</u> and Stop Steps | 43                  | C3       |
| Set <u>ATN</u>                   | 1A                  | —        | Enable Selection/Reselection          | 44                  | C4       |
| Reset <u>ATN</u>                 | 1B                  | —        | Disable Selection/Reselection         | 45                  | C5       |
|                                  |                     |          | Select With <u>ATN3</u>               | 46                  | C6       |
| <b>Target Commands</b>           |                     |          | <b>General Commands</b>               |                     |          |
| Send Message                     | 20                  | A0       | No Operation                          | 00                  | 80       |
| Send Status                      | 21                  | A1       | Clear FIFO                            | 01                  | 81       |
| Send Data                        | 22                  | A2       | Reset Device                          | 02                  | 82       |
| Disconnect Steps                 | 23                  | A3       | Reset SCSI bus                        | 03                  | 83       |
| Terminate Steps                  | 24                  | A4       |                                       |                     |          |
| Target Command Complete Steps    | 25                  | A5       |                                       |                     |          |
| Disconnect                       | 27                  | A7       |                                       |                     |          |
| Receive Message                  | 28                  | A8       |                                       |                     |          |
| Receive Command Steps            | 29                  | A9       |                                       |                     |          |
| Receive Data                     | 2A                  | AA       |                                       |                     |          |
| Receive Command Steps            | 2B                  | AB       |                                       |                     |          |
| Target Abort DMA                 | 04                  | 84       |                                       |                     |          |

## COMMAND DESCRIPTION

### Initiator Commands

Initiator commands are executed by the device when it is in the initiator mode. If the device is not in the initiator mode and an initiator command is received the device will ignore the command, generate an illegal command interrupt and clear the Command Register (CMDREG) 03H.

#### Information Transfer Command (Command Code 10H/90H)

The Information Transfer command is used to transfer information bytes over the SCSI bus. This command may be issued during any SCSI Information Transfer phase. Information transfer for synchronous data must use the DMA mode.

The device will continue to transfer information until it is terminated by any one of the following conditions:

- The target changes the SCSI bus phase before the expected number of bytes are transferred. The device clears the Command Register (CMDREG) 03H, and generates a service interrupt when the target asserts REQ.
- Transfer is successfully complete. If the phase is Message Out, the device deasserts ATN before asserting ACK for the last byte of the message. When the target asserts REQ, a service interrupt is generated.
- In the Message In phase when the device receives the last byte. The device keeps the ACK signal asserted and generates a Successful Operation interrupt.

During synchronous data transfers the target may send up to the maximum synchronous threshold number of REQ pulses to the initiator. If it is the Synchronous Data-In phase then the target sends the data and the REQ pulses. These bytes are stored by the initiator in the FIFO as they are received.

Information Transfer Command when issued during the following SCSI phases and terminating in synchronous data phases, is handled as described below:

- Message In/Status Phase – When a phase change to Synchronous Data-In or Synchronous Data-Out is detected by the device, the Command Register (CMDREG) 03H is cleared and the DMA interface is disabled to disallow any transfer of data phase bytes. If the phase change is to Synchronous Data-In and bad parity is detected on the data bytes coming in, it is not reported since the Status Register (STATREG) 04H will report the status of the command just completed. The parity error flag and the ATN signal will be asserted when the Transfer Information command begins execution.

■ Message Out/Command Phase – When a phase change to Synchronous Data-In or Synchronous Data-Out is detected by the device, the Command Register (CMDREG) 03H is cleared and the DMA interface is disabled to allow any transfer of data phase bytes. If the phase change is to Synchronous Data-In and bad parity is detected on the data bytes coming in, it is not reported since the Status Register (STATREG) 04H will report the status of the command just completed. The parity error flag and the ATN signal will be asserted when the Transfer Information command begins execution. The FIFO Register29 (FFREG) 02H will be latched and will remain in that condition until the next command begins execution. The value in the FFREG indicates the number of bytes in the FIFO when the phase changed to Synchronous Data-In. These bytes are cleared from the FIFO, which now contains only the incoming data bytes.

- In the Synchronous Data-Out phase, the threshold counter is incremented as REQ pulses are received. The transfer is completed when the FIFO is empty and the Current Transfer Count Register (CTCREG) 00H–01H is zero. The threshold counter will not be zero.
- In the Synchronous Data-In phase, the Current Transfer Count Register (CTCREG) is decremented as bytes are read from the FIFO rather than being decremented when the bytes are being written to the FIFO. The transfer is completed when Current Transfer Count Register (CTCREG) is zero but the FIFO may not be empty.

#### Initiator Command Complete Steps (Command Code 11H/91H)

The Initiator Command Complete Steps command is normally issued when the SCSI bus is in the Status In phase. One Status byte followed by one Message byte is transferred if this command completes normally. After receiving the message byte the device will keep the ACK signal asserted to allow the initiator to examine the message and assert the ATN signal if it is unacceptable. The command terminates early if the target does not switch to the Message In phase or if the target disconnects from the SCSI bus.

#### Message Accepted Command (Command Code 12H)

The Message Accepted Command is used to release the ACK signal. This command is normally used to complete a Message In handshake. Upon execution of this command the device generates a service request interrupt after REQ is asserted by the target.

After the device has received the last byte of message, it keeps the ACK signal asserted. This allows the device to either accept or reject the message. To accept the message, Message Accepted Command is issued. To reject the message the ATN signal must be asserted (with the help of the Set ATN Command) before issuing the Message Accepted Command. In either case the Message Accepted Command has to be issued to release the ACK signal.

### Transfer Pad Bytes Command (Command Code 18H/98H)

The Transfer Pad Bytes Command is used to recover from an error condition. This command is similar to the Information Transfer Command, only the information bytes consists of null data. It is used when the target expects more data bytes than the initiator has to send. It is also used when the initiator receives more information than it expected from the target.

When sending data to the SCSI bus, the FIFO is loaded with null bytes and these bytes are sent out to the SCSI bus. DMA has to be enabled when pad bytes are transferred to the SCSI bus. No actual DMA requests are made but the device uses the Current Transfer Count Register (CTCREG) 00H-01H to terminate the transfer.

When receiving data from the SCSI bus, the device will receive the pad bytes and place them on the top of the FIFO and unload them from the bottom of the FIFO.

The command terminates under the same condition as the Information Transfer Command, only the device does not keep the ACK signal asserted during the last byte of the Message In phase. If this command terminates prematurely, due to a disconnect or a phase change, before the CTCREG decrements to zero, the FIFO may contain residual pad bytes.

### Set ATN Command (Command Code 1AH)

The Set ATN Command is used to drive the ATN signal active on the SCSI bus. An interrupt is not generated at the end of this command. The ATN signal is deasserted before asserting the ACK signal during the last byte of the Message Out phase.

#### Note:

*The ATN signal is asserted by the device without this command in the following cases:*

- If any select with ATN command is issued and the arbitration is won.
- An initiator needs the target's attention to send a message. The ATN signal is asserted before deasserting the ACK signal.

### Reset ATN Command (Command Code 1BH)

The Reset ATN Command is used to deassert the ATN signal on the SCSI bus. An interrupt is not generated at the end of this command. This command is used only when interfacing with devices that do not support the Common Command Set (CCS). These older devices do not deassert their ATN signal automatically on the last byte of the Message Out phase. This device does deassert its ATN signal automatically on the last byte of the Message Out phase.

## Target Commands

Target commands are executed by the device when it is in the target mode. If the device is not in the target mode and a target command is received the device will ignore the command, generate an illegal command interrupt and clear the Command Register (CMDREG) 03H.

A SCSI bus reset during any target command will cause the device to abort the command sequence, flag a SCSI bus reset interrupt (if the interrupt is enabled) and disconnect from the SCSI bus.

Normal or successful completion of a target command will cause a Successful Operation interrupt to be flagged. If the ATN signal is asserted during a target command sequence the Service Request bit is asserted in the Interrupt Status Register (INSTREG) 05H. If the ATN signal is asserted when the device is in an idle state a Service Request interrupt will be generated, the Successful Operation bit in the INSTREG will be reset and the CMDREG cleared.

### Send Message Command (Command Code 20H/A0H)

The Send Message Command is used by the target to inform the initiator to receive a message. The SCSI bus phase lines are set to the Message In Phase and message bytes are transferred from the device FIFO to the buffer memory.

### Send Status Command (Command Code 21H/A1H)

The Send Status Command is used by the target to inform the initiator to receive status information. The SCSI bus phase lines are set to the Status Phase and status bytes are transferred from the target device to the initiator device.

### Send Data Command (Command Code 22H/A2H)

The Send Data Command is used by the target to inform the initiator to receive data bytes. The SCSI bus phase lines are set to the Data-In Phase and data bytes are transferred from the target device to the initiator device.

### Disconnect Steps Command (Command Code 23H/A3H)

The Disconnect Steps Command is used by the target to disconnect from the SCSI bus. This command consists of two steps. The first step consists of sending two bytes of the Save Data Pointers commands by the target in the Message In Phase. In the second step the target disconnects from the SCSI bus. Successful Operation and Disconnected bits are set in the Interrupt Status Register (INSTREG) 05H upon command completion. If ATN signal is asserted by the initiator then Successful Operation and Service Request bits are set in the INSTREG, the CMDREG is cleared and Disconnect Steps Command terminates without disconnecting.

### Terminate Steps Command (Command Code 24H/A4H)

The Terminate Steps Command is used by the target to disconnect from the SCSI bus. This command consists of three steps. The first step consists of sending one status byte by the target in the Status Phase. The second step consists of sending one message byte by the target in the Message In Phase. As the third step the target disconnects from the SCSI bus. Successful Operation and Disconnected bits are set in the Interrupt Status Register (INSTREG) 05H upon command completion. If ATN signal is asserted by the initiator then Successful Operation and Service Request bits are set in the INSTREG, the CMDREG is cleared and Terminate Steps Command terminates without disconnecting.

### Target Command Complete Steps Command (Command Code 25H/A5H)

The Target Command Complete Steps Command is used by the target to inform the initiator of a linked command completion. This command consists of two steps. The first step consists of sending one status byte by the target in the Status Phase. The second step consists of sending one message byte by the target in the Message In Phase. The Successful Operation bit is set in the Interrupt Status Register (INSTREG) 05H upon command completion. If ATN signal is asserted by the initiator then Successful Operation and Service Request bits are set in the INSTREG, the CMDREG is cleared and Target Command Complete Steps Command terminates prematurely.

### Disconnect Command (Command Code 27H/A7H)

The Disconnect Command is used by the target to disconnect from the SCSI bus. All SCSI bus signals except RSTC are released and the device returns to the Disconnected state. The RSTC signal is driven active for about 25 micro seconds (depending on clock frequency and clock factor). Interrupt is not generated to the microprocessor.

### Receive Message Steps Command (Command Code 28H A8H)

The Receive Message Steps Command is used by the target to request message bytes from the initiator. During this command the target receives the message bytes from the initiator while the SCSI bus is in the Message Out Phase. The Successful Operation bit is set in the Interrupt Status Register (INSTREG) 05H upon command completion. If ATN signal is asserted by the initiator then Successful Operation and Service Request bits are set in the INSTREG, the CMDREG is cleared. If a parity error is detected, the device ignores the received message bytes until ATN signal is asserted, the Successful Operation bit is set in the INSTREG, and the CMDREG is cleared.

### Receive Commands Command (Command Code 29H/A9H)

The Receive Commands Command is used by the target to request the initiator for command bytes. During

this command the target receives the command bytes from the initiator while the SCSI bus is in the Command Phase. The Successful Operation bit is set in the Interrupt Status Register (INSTREG) 05H upon command completion. If ATN signal is asserted by the initiator then Successful Operation and Service Request bits are set in the INSTREG, the CMDREG is cleared and the command terminates prematurely. If a parity error is detected, the device continues to receive command bytes until the transfer is complete if the Abort on Command/ Data Parity Error (ACDPE) bit in the Control Register (CRTLREG2) 0BH is reset. If the ACDPE bit is set, the command is terminated immediately. The Parity Error (PE) bit in the Status Register (STATREG) 04H is set and CMDREG is cleared.

### Receive Data Command (Command Code 2AH/AAH)

The Receive Data Command is used by the target to request the initiator for data bytes. During this command the target receives the data bytes from the initiator while the SCSI bus is in the Data-Out Phase. The Successful Operation bit is set in the Interrupt Status Register (INSTREG) 05H upon command completion. If ATN signal is asserted by the initiator then Successful Operation and Service Request bits are set in the INSTREG, the CMDREG is cleared and the command terminates prematurely. If a parity error is detected, the device continues to receive data bytes until the transfer is complete if the Abort on Command/ Data Parity Error (ACDPE) bit in the Control Register (CRTLREG2) 0BH is reset. If the ACDPE bit is set, the command is terminated immediately. The Parity Error (PE) bit in the Status Register (STATREG) 04H is set and CMDREG is cleared.

### Receive Command Steps Command (Command Code 2BH/ABH)

The Receive Command Steps Command is used by the target to request the initiator for command information bytes. During this command the target receives the command information bytes from the initiator while the SCSI bus is in the Command Phase.

The target device determines the command byte length from the first command byte. If an unknown length is received, the Start Transfer Count Register (STCREG) 00H-01H is loaded with 5 and the Group Code Valid (GCV) bit in the Status Register (STATREG) 04H is reset. If a valid length is received, the STCREG is loaded with the appropriate value and the GCV bit in the STATREG is set. If ATN signal is asserted by the initiator then the Service Request bit is set in the INSTREG, and the CMDREG is cleared. If a parity error is detected, the command is terminated prematurely and the CMDREG is cleared.

### DMA Stop Command (Command Code 04H/84H)

The DMA Stop Command is used by the target to allow the microprocessor to discontinue data transfers due to a lack of activity on the DMA channel. This command is executed from the top of the command queue. If there is a queued command waiting execution, it will be overwritten and the Illegal Operation Error (IOE) bit in the

Status Register (STATREG) 04H will be set. This command is cleared from the command queue once it is decoded.

Caution must be exercised when using this command.

The DMA Stop Command can be used only during a DMA Target Send Data Command or DMA Target Receive Data Command execution. In both cases the DMA controller has to be in the idle state.

During a DMA Target Send Data Command the FIFO has to be empty or the Current FIFO (CF 4:0) bits in the Current FIFO/Internal State Register (CFISREG) 07H are zero.

During a DMA Synchronous Target Receive Data Command the Current Transfer Count Register (CTCREG) 00–01H is zero, which is indicated by the Count to Zero (CTZ) bit of the Status Register (STATREG) 04H. or when the Synchronous Offset Register (SOFREG) 07H has reached its maximum value which is indicated by the Synchronous Offset Flag (SOF) bit of the Internal State Register (ISREG) 06H.

During a DMA Asynchronous Target Receive Data Command the FIFO is full which is indicated by the Current FIFO (CF 4:0) bits in the Current FIFO/Internal State Register (CFISREG) 07H being all high or Current Transfer Count Register (CTCREG) 00–01H is zero, which is indicated by the Count to Zero (CTZ) bit of the Status Register (STATREG) 04H.

### Idle State Commands

The Idle State Commands can be issued to the device only when the device is disconnected from the SCSI bus. If these commands are issued to the device when it is logically connected to the SCSI bus, the commands are ignored, and the device will generate an illegal command interrupt and clear the Command Register (CMDREG) 03H.

### Reselect Steps Command (Command Code 40H/C0H)

The Reselect Steps Command is used by the target device to reselect an initiator device. When this command is issued the device arbitrates for the control of the SCSI bus. If the device wins arbitration, it reselects the initiator device and transfers a single byte identify message. Before issuing this command the SCSI Timeout Register (STIMREG) 05H, the Control Register One (CNTLREG1) 08H and the SCSI Destination ID Register (SDIDREG) 04H must be set to the proper values. If DMA is enabled, the Start Transfer Count Register (STCREG) 00H–01H must be set to one. If DMA is not enabled, the single byte identify message must be loaded into the FIFO before issuing this command. This command will be terminated early if the SCSI Timeout Register times out. This command also resets the Internal State Register (ISREG) 06H.

### Select without ATN Steps Command (Command Code 41H/C1H)

The Select without ATN Steps Command is used by the initiator to select a target. When this command is issued the device arbitrates for the control of the SCSI bus. When the device wins arbitration, it selects the target device and transfers the Command Descriptor Block (CDB). Before issuing this command the SCSI Timeout Register (STIMREG) 05H, the Control Register One (CNTLREG1) 08H and the SCSI Destination ID Register (SDIDREG) 04H must be set to the proper values. If DMA is enabled, the Start Transfer Count Register (STCREG) 00H–01H must be set to the total length of the command. If DMA is not enabled, the data must be loaded into the FIFO before issuing this command. This command will be terminated early if the SCSI Timeout Register times out or if the target does not go to the Command Phase following the Selection Phase or if the target exits the Command Phase early.

### Select with ATN Steps Command (Command Code 42H/C2H)

The Select with ATN Steps Command is used by the initiator to select a target. When this command is issued the device arbitrates for the control of the SCSI bus. When the device wins arbitration, it selects the target device with the ATN signal asserted and transfers the Command Descriptor Block (CDB) and a one byte message. Before issuing this command the SCSI Timeout Register (STIMREG) 05H, the Control Register One (CNTLREG1) 08H and the SCSI Destination ID Register (SDIDREG) 04H must be set to the proper values. If DMA is enabled, the Start Transfer Count Register (STCREG) 00H–01H must be set to the total length of the command. If DMA is not enabled, the data must be loaded into the FIFO before issuing this command. This command will be terminated early in the following situations:

- The SCSI Timeout Register times out
- The target does not go to the Message Out Phase following the Selection Phase
- The target exits the Message Phase early
- The target does not go to the Command Phase following the Selection Phase
- The target exits the Command Phase early.

### Select with ATN and Stop Steps Command (Command Code 43H/C3H)

The Select with ATN and Stop Steps Command is used by the initiator to select a target. When this command is issued the device arbitrates for the control of the SCSI bus. When the device wins arbitration, it selects the target device with the ATN signal asserted and transfers the Command Descriptor Block (CDB) and stops after one message byte is sent, but the ATN signal is not

deasserted at the end of the command which allows the initiator to send other messages after the ID message is sent out. Before issuing this command the SCSI Timeout Register (STIMREG) 05H, the Control Register One (CNTLREG1) 08H and the SCSI Destination ID Register (SDIDREG) 04H must be set to the proper values. This command will be terminated early if the SCSI Timeout Register times out or if the target does not go to the Message Out Phase following the Selection Phase.

#### **Enable Selection/Reselection Command (Command Code 44H/C4H)**

The Enable Selection/Reselection Command is used by the target to respond to a bus-initiated reselection. Upon disconnecting from the bus the Selection/Reselection circuit is automatically disabled by device. This circuit has to be enabled for the device to respond to subsequent reselection attempts and the Enable Selection/Reselection Command is issued to do that. This command is normally issued within 250 ms (select/reselect timeout) after the device disconnects from the bus. If DMA is enabled the device loads the received data to the buffer memory, but if the DMA is disabled, the received data stays in the FIFO.

#### **Disable Selection/Reselection Command (Command Code 45H/C5H)**

The Disable Selection/Reselection Command is used by the target to disable response to a bus-initiated reselection. When this command is issued before a bus initiated selection or reselection is initiated, it resets the internal mode bits previously set by the Enable Selection/Reselection Command. The device also generates a function complete interrupt to the processor. If however, this command is issued after a bus initiated selection/reselection has already begun the command is ignored since the Command Register is held reset and all incoming commands are ignored. The device generates a selected or reselected interrupt when the sequence is complete.

#### **Select with ATN3 Steps Command (Command Code 46H/C6H)**

The Select with ATN3 Steps Command is used by the initiator to select a target. This command is similar to the Select with ATN Steps Command, except that it sends exactly three message bytes. When this command is issued the device arbitrates for the control of the SCSI bus. When the device wins arbitration, it selects the target device with the ATN signal asserted and transfers the Command Descriptor Block (CDB) and three message bytes. Before issuing this command the SCSI Timeout Register (STIMREG) 05H, the Control Register One (CNTLREG1) 08H and the SCSI Destination ID Register (SDIDREG) 04H must be set to the proper values. If DMA is enabled, the Start Transfer Count Register (STCREG) 00H–01H must be set to the total length of the command. If DMA is not enabled, the data must be loaded into the FIFO before issuing this

command. This command will be terminated early in the following situations:

- The SCSI Timeout Register times out
- The target does not go to the Message Out Phase following the Selection Phase
- The target exits the Message Phase early
- The target does not go to the Command Phase following the Selection Phase
- The target exits the Command Phase early.

### **General Commands**

#### **No Operation Command (Command Code 00H/80H)**

The No Operation Command is used to perform no operation and no interrupt is generated at the end of this command. This command is issued after the Reset Device Command to enable the Command Register. A No Operation Command in the DMA mode may be used to verify the contents of the Start Transfer Count Register (STCREG) 00H – 01H. After the STCREG is loaded with the transfer count and a No Operation Command is issued, reading the Current Transfer Count Register (CTCREG) 00H–01H will give the transfer count value.

#### **Clear FIFO Command (Command Code 01H/81H)**

The Clear FIFO Command is used to initialize the FIFO to the empty condition. The Current FIFO Register (CFISREG) 07H reflects the empty FIFO status and the bottom of the FIFO is set to zero. No interrupt is generated at the end of this command.

#### **Reset Device Command (Command Code 02H/82H)**

The Reset Device Command immediately stops any device operation and resets all the functions of the device. It returns the device to the disconnected state and it also generates a hard reset. The Reset Device Command remains on the top of the Command Register FIFO holding the device in the reset state until the No Operation Command is loaded. The No Operation command serves to enable the Command Register.

#### **Reset SCSI Bus Command (Command Code 03H/83H)**

The Reset SCSI Bus Command is used to assert the RSTC signal for approximately 25 ms. This command causes the device to go to the disconnected state. No interrupt is generated upon command completion. A SCSI reset interrupt is however generated upon command completion if the interrupt is not disabled in the Control Register One (CNTLREG1) 08H.

**ABSOLUTE MAXIMUM RATINGS**

Storage Temperature .....  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$   
Ambient Temperature Under Bias .  $-55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$   
 $V_{DD}$  .....  $-0.5\text{ V}$  to  $+7.0\text{ V}$   
DC Voltage Applied to Any Pin .  $-0.5$  to  $(V_{DD} + 0.5)$  V  
Input Static Discharge Protection . 4000 V pin to pin  
(Human body model: 100 pF at 1.5K  $\Omega$ )

*Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.*

**OPERATING RANGES****Commercial Devices**

Ambient Temperature ( $T_A$ ) .....  $0^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$   
Supply Voltage ( $V_{DD}$ ) .....  $+4.75\text{ V}$  to  $+5.25\text{ V}$

*Operating ranges define those limits between which the functionality of the device is guaranteed.*

## DC OPERATING CHARACTERISTICS

| Parameter Symbol          | Parameter Description   | Pin Names                                                                                                                                             | Test Conditions                           | Min                   | Max                   | Unit |
|---------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------|-----------------------|------|
| I <sub>DDDS</sub>         | Static Supply Current   |                                                                                                                                                       | V <sub>DD</sub> MAX                       |                       | 4.0                   | mA   |
| I <sub>DDDD</sub>         | Dynamic Supply Current  |                                                                                                                                                       | V <sub>DD</sub> MAX                       |                       | 35                    | mA   |
| I <sub>LU</sub>           | Latch Up Current        | All I/O                                                                                                                                               | V <sub>LU</sub> ≤ 10 V                    | -100                  | +100                  | mA   |
| C                         | Capacitance             | All Pins                                                                                                                                              |                                           |                       | 10                    | pF   |
| <b>SCSI Pins</b>          |                         |                                                                                                                                                       |                                           |                       |                       |      |
| V <sub>IH</sub>           | Input High Voltage      | All SCSI Inputs                                                                                                                                       |                                           | 2.0                   | V <sub>DD</sub> + 0.5 | V    |
| V <sub>IL</sub>           | Input Low Voltage       | All SCSI Inputs                                                                                                                                       |                                           | V <sub>SS</sub> - 0.5 | 0.8                   | V    |
| V <sub>IHST</sub>         | Input Hysterisis        | All SCSI Inputs                                                                                                                                       | 4.75 V < V <sub>DD</sub> < 5.25 V         | 300                   |                       | mV   |
| V <sub>OH</sub>           | Output High Voltage     | <u>SD</u> 7-0, <u>SDP</u>                                                                                                                             | I <sub>OH</sub> = -2 mA                   | 2.4                   | V <sub>DD</sub>       | V    |
| V <sub>SOL1</sub>         | SCSI Output Low Voltage | <u>SD</u> 7-0, <u>SDP</u>                                                                                                                             | I <sub>OL</sub> = 4 mA                    | V <sub>SS</sub>       | 0.4                   | V    |
| V <sub>SOL2</sub>         | SCSI Output Low Voltage | <u>SDC</u> 7-0, <u>SDCP</u> ,<br><u>MSG</u> , <u>C/D</u> , <u>I/O</u> ,<br><u>ATN</u> , <u>RSTC</u> ,<br><u>SELC</u> , <u>BSYC</u> ,<br>ACKC and REQC | I <sub>OL</sub> = 48 mA                   | V <sub>SS</sub>       | 0.5                   | V    |
| I <sub>IL</sub>           | Input Low Leakage       |                                                                                                                                                       | 0.0 V < V <sub>IN</sub> < 2.7 V           | -10                   | +10                   | µA   |
| I <sub>IH</sub>           | Input High Leakage      |                                                                                                                                                       | 2.7 V < V <sub>IN</sub> < V <sub>DD</sub> | -10                   | +10                   | µA   |
| I <sub>OZ</sub>           | High Impedance Leakage  |                                                                                                                                                       | 0 V < V <sub>OUT</sub> < V <sub>DD</sub>  | -10                   | +10                   | µA   |
| <b>Bidirectional Pins</b> |                         |                                                                                                                                                       |                                           |                       |                       |      |
| V <sub>IH</sub>           | Input High Voltage      |                                                                                                                                                       |                                           | 2.0                   | V <sub>DD</sub> + 0.5 | V    |
| V <sub>IL</sub>           | Input Low Voltage       |                                                                                                                                                       |                                           | V <sub>SS</sub> - 0.5 | 0.8                   | V    |
| V <sub>OH</sub>           | Output High Voltage     | DMA 15-0,<br>DMAP 1-0 and<br>AD 7-0                                                                                                                   | I <sub>OH</sub> = -2 mA                   | 2.4                   | V <sub>DD</sub>       | V    |
| V <sub>OL</sub>           | Output Low Voltage      | DMA 15-0,<br>DMAP 1-0 and<br>AD 7-0                                                                                                                   | I <sub>OL</sub> = 4 mA                    | V <sub>SS</sub>       | 0.4                   | V    |
| I <sub>IL</sub>           | Input Low Leakage       | DMA 15-0,<br>DMAP 1-0 and<br>AD 7-0                                                                                                                   | V <sub>IN</sub> = V <sub>IL</sub>         | -400                  | +10                   | µA   |
| I <sub>IH</sub>           | Input High Leakage      | DMA 15-0,<br>DMAP 1-0 and<br>AD 7-0                                                                                                                   | V <sub>IN</sub> = V <sub>IH</sub>         | -10                   | +10                   | µA   |
| I <sub>OZ</sub>           | High Impedance Leakage  |                                                                                                                                                       | 0 V < V <sub>OUT</sub> < V <sub>DD</sub>  | -100                  | 400                   | µA   |
| <b>Output Pins</b>        |                         |                                                                                                                                                       |                                           |                       |                       |      |
| V <sub>OH</sub>           | Output High Voltage     | DREQ, ISEL,<br>TSEL                                                                                                                                   | I <sub>OH</sub> = -2 mA                   | 2.4                   | V <sub>DD</sub>       | V    |
| V <sub>OL</sub>           | Output Low Voltage      | DREQ, ISEL,<br>TSEL                                                                                                                                   | I <sub>OL</sub> = 4 mA                    | V <sub>SS</sub>       | 0.4                   | V    |
| I <sub>OZ</sub>           | High Impedance Leakage  |                                                                                                                                                       | 0 V < V <sub>OUT</sub> < V <sub>DD</sub>  | -10                   | +10                   | µA   |

## DC OPERATING CHARACTERISTICS (continued)

| Parameter Symbol  | Parameter Description | Pin Names                                                                                                   | Test Conditions   | Min            | Max            | Unit    |
|-------------------|-----------------------|-------------------------------------------------------------------------------------------------------------|-------------------|----------------|----------------|---------|
| <b>Input Pins</b> |                       |                                                                                                             |                   |                |                |         |
| $V_{IH}$          | Input High Voltage    | A 3-0, $\overline{CS}$ , $\overline{RD}$ , $\overline{WR}$ , DMAWR, CLK, BUSMD 1-0, DACK, RESET, and DFMODE |                   | 2.0            | $V_{CC} + 0.5$ | V       |
| $V_{IL}$          | Input Low Voltage     | A 3-0, $\overline{CS}$ , $\overline{RD}$ , $\overline{WR}$ , DMAWR, CLK, BUSMD 1-0, DACK, RESET, and DFMODE |                   | $V_{SS} + 0.5$ | 0.8            | V       |
| $I_{IL}$          | Input Low Leakage     | A 3-0, $\overline{CS}$ , $\overline{RD}$ , $\overline{WR}$ , DMAWR, CLK, BUSMD 1-0, DACK, RESET, and DFMODE | $V_{IN} = V_{IL}$ | -10            | +10            | $\mu A$ |
| $I_{IH}$          | Input High Voltage    | A 3-0, $\overline{CS}$ , $\overline{RD}$ , $\overline{WR}$ , DMAWR, CLK, BUSMD 1-0, DACK, RESET, and DFMODE | $V_{IN} = V_{IH}$ | -10            | +10            | $\mu A$ |

## SWITCHING TEST CIRCUIT



## SWITCHING TEST WAVEFORMS



## KEY TO SWITCHING WAVEFORMS

| WAVEFORM                                                                          | INPUTS                                 | OUTPUTS                                             |
|-----------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------|
| _____                                                                             | Must be<br>Steady                      | Will be<br>Steady                                   |
|  | May<br>Change<br>from H to L           | Will be<br>Changing<br>from H to L                  |
|  | May<br>Change<br>from L to H           | Will be<br>Changing<br>from L to H                  |
|  | Don't Care,<br>Any Change<br>Permitted | Changing,<br>State<br>Unknown                       |
|  | Does Not<br>Apply                      | Center<br>Line is High-<br>Impedance<br>"Off" State |

KS000010



Clock Input

16505C-36

| No. | Parameter Symbol | Parameter Description                                  | Test Conditions | Min   | Max    | Unit |
|-----|------------------|--------------------------------------------------------|-----------------|-------|--------|------|
| 1   | $t_{PWL}$        | Clock Pulse Width Low                                  |                 | 14.58 |        | ns   |
| 2   | $t_{CP}$         | Clock period                                           |                 | 40    | 100    | ns   |
| 3   | $t_L$            | Synchronization latency<br>(parameter 2 + parameter 1) |                 | 54.58 | 185.42 | ns   |
| 4   | $t_{PWH}$        | Clock Pulse Width High                                 |                 | 14.58 |        | ns   |

**Note:**

Clock Frequency Range = 10 to 25 MHz for Asynchronous SCSI Bus  
 = 12 to 25 MHz for Synchronous SCSI Bus



Reset Input

16505C-37

| No. | Parameter Symbol | Parameter Description  | Test Conditions | Min | Max | Unit |
|-----|------------------|------------------------|-----------------|-----|-----|------|
| 5   | $t_{PWH}$        | Reset Pulse Width High |                 | 500 |     | ns   |

**Note:**

There is a one-to-one relationship between every AMD and NCR Parameter (refer to Appendix B).



16505C-38

**Interrupt Output**

| No. | Parameter Symbol | Parameter Description                                                 | Test Conditions | Min            | Max | Unit |
|-----|------------------|-----------------------------------------------------------------------|-----------------|----------------|-----|------|
| 6   | $t_s$            | $\overline{INT} \downarrow$ to $\overline{RD} \downarrow$ Set Up Time |                 | 0              |     | ns   |
| 7   | $t_{PD}$         | $\overline{RD} \downarrow$ to $\overline{INT} \uparrow$ Delay         |                 | 0              | 100 | ns   |
| 8   | $t_{PWL}$        | $\overline{RD}$ Pulse Width Low                                       |                 | 50             |     | ns   |
| 9   | $t_{PD}$         | $\overline{RD} \uparrow$ to $\overline{INT} \downarrow$ Delay         |                 | $t_L - t_{PD}$ |     | ns   |

**Note:**

There is a one-to-one relationship between every AMD and NCR Parameter (refer to Appendix B).



Register Read/Write with Non-Multiplexed Address Data Bus

16505C-39

| No. | Parameter Symbol | Parameter Description                                       | Test Conditions | Min | Max | Unit |
|-----|------------------|-------------------------------------------------------------|-----------------|-----|-----|------|
| 10  | ts               | Address to $\overline{CS}$ $\downarrow$ Set Up Time         |                 | 0   |     | ns   |
| 11  | t <sub>H</sub>   | Address to $\overline{CS}$ $\downarrow$ Hold Time           |                 | 50  |     | ns   |
| 12  | ts               | $\overline{CS}$ $\downarrow$ to RD $\downarrow$ Set Up Time |                 | 0   |     | ns   |
| 13  | t <sub>PD</sub>  | $\overline{CS}$ $\downarrow$ to Data Valid Delay            |                 |     | 90  | ns   |
| 14  | t <sub>PWL</sub> | RD Pulse Width Low                                          |                 | 50  |     | ns   |
| 15  | t <sub>PD</sub>  | RD $\downarrow$ to Data Valid Delay                         |                 |     | 50  | ns   |
| 16  | t <sub>H</sub>   | RD $\uparrow$ to $\overline{CS}$ $\downarrow$ Hold Time     |                 | 0   |     | ns   |
| 17  | t <sub>Z</sub>   | RD $\uparrow$ to Data High Impedance                        |                 |     | 40  | ns   |
| 18  | t <sub>H</sub>   | RD $\uparrow$ to Data Hold Time                             |                 | 2   |     | ns   |
| 19  | t <sub>PWH</sub> | CS Pulse Width High                                         |                 | 40  |     | ns   |
| 20  | ts               | CS $\downarrow$ to WR $\downarrow$ Set Up Time              |                 | 0   |     | ns   |
| 21  | t <sub>PWL</sub> | WR Pulse Width Low                                          |                 | 40  |     | ns   |
| 22  | ts               | Data to WR $\uparrow$ Set Up Time                           |                 | 15  |     | ns   |
| 23  | t <sub>H</sub>   | WR $\uparrow$ to CS $\downarrow$ Hold Time                  |                 | 0   |     | ns   |
| 24  | ts               | WR $\uparrow$ to CS $\downarrow$ Set Up Time                |                 | 60  |     | ns   |
| 25  | t <sub>PWH</sub> | WR Pulse Width High                                         |                 | 60  |     | ns   |
| 26  | t <sub>H</sub>   | Data to WR $\uparrow$ Hold Time                             |                 | 0   |     | ns   |

**Note:**

There is a one-to-one relationship between every AMD and NCR Parameter (refer to Appendix B).



16506C-40

## Register Read/Write with Multiplexed Address Data Bus

| No. | Parameter Symbol | Parameter Description                           | Test Conditions | Min | Max | Unit |
|-----|------------------|-------------------------------------------------|-----------------|-----|-----|------|
| 27  | tPWH             | ALE Pulse Width High                            |                 | 20  |     | ns   |
| 28  | ts               | Address to ALE $\downarrow$ Set Up Time         |                 | 10  |     | ns   |
| 29  | t <sub>H</sub>   | Address to ALE $\downarrow$ Hold Time           |                 | 10  |     | ns   |
| 30  | ts               | ALE $\downarrow$ to CS $\downarrow$ Set Up Time |                 | 10  |     | ns   |
| 31  | t <sub>PD</sub>  | CS $\downarrow$ to Data Valid Delay             |                 |     | 90  | ns   |
| 32  | ts               | CS $\downarrow$ to RD $\downarrow$ Set Up Time  |                 | 0   |     | ns   |
| 33  | t <sub>PD</sub>  | RD $\downarrow$ to Data Valid Delay             |                 |     | 50  | ns   |
| 34  | t <sub>PWL</sub> | RD Pulse Width Low                              |                 | 50  |     | ns   |
| 35  | t <sub>H</sub>   | RD $\downarrow$ to Data Hold Time               |                 | 2   |     | ns   |
| 36  | t <sub>H</sub>   | RD $\downarrow$ to CS $\downarrow$ Hold Time    |                 | 0   |     | ns   |
| 37  | t <sub>Z</sub>   | RD $\downarrow$ to Data High Impedance          |                 |     | 40  | ns   |
| 38  | ts               | CS $\downarrow$ to ALE $\downarrow$ Set Up Time |                 | 50  |     | ns   |
| 39  | ts               | CS $\downarrow$ to WR $\downarrow$ Set Up Time  |                 | 0   |     | ns   |
| 40  | t <sub>PWL</sub> | WR Pulse Width Low                              |                 | 40  |     | ns   |
| 41  | ts               | Data to WR $\downarrow$ Set Up Time             |                 | 15  |     | ns   |
| 42  | ts               | WR $\downarrow$ to ALE $\downarrow$ Set Up Time |                 | 50  |     | ns   |
| 43  | t <sub>H</sub>   | Data to WR $\downarrow$ Hold Time               |                 | 0   |     | ns   |
| 44  | t <sub>H</sub>   | WR $\downarrow$ to CS $\downarrow$ Hold Time    |                 | 0   |     | ns   |

**Note:**

There is a one-to-one relationship between every AMD and NCR Parameter (refer to Appendix B).



DMA Write without Byte Control

16506C-41



DMA Read without Byte Control

16506C-42

| No. | Parameter Symbol | Parameter Description                               | Test Conditions | Min                 | Max | Unit |
|-----|------------------|-----------------------------------------------------|-----------------|---------------------|-----|------|
| 45  | $t_{PD}$         | DACK $\downarrow$ to DREQ $\downarrow$ Valid Delay  |                 |                     | 38  | ns   |
| 46  | $t_P$            | DACK $\downarrow$ to DACK $\downarrow$ period       |                 | 100                 |     | ns   |
| 47  | $t_{PWL}$        | DACK Pulse Width Low                                |                 | 60                  |     | ns   |
| 48  | $t_{PD}$         | DACK $\downarrow$ to Data Valid Delay               |                 |                     | 41  | ns   |
| 49  | $t_{PD}$         | DACK $\downarrow$ to DREQ $\downarrow$ Valid Delay  |                 |                     | 40  | ns   |
| 50  | $t_P$            | DACK $\downarrow$ to DACK $\downarrow$ period       |                 | $t_3 + 50 - t_{51}$ |     | ns   |
| 51  | $t_{PWH}$        | DACK Pulse Width High                               |                 | 12                  |     | ns   |
| 52  | $t_z$            | DACK $\downarrow$ to Data High Impedance            |                 |                     | 40  | ns   |
| 53  | $t_H$            | DACK $\downarrow$ to Data Hold Time                 |                 | 2                   |     | ns   |
| 54  | $t_s$            | DACK $\downarrow$ to DMAWR $\downarrow$ Set Up Time |                 | 0                   |     | ns   |
| 55  | $t_{PWL}$        | DMAWR Pulse Width Low                               |                 | 50                  |     | ns   |
| 56  | $t_s$            | Data to DMAWR $\downarrow$ Set Up Time              |                 | 15                  |     | ns   |
| 57  | $t_H$            | DMAWR $\downarrow$ to DACK $\downarrow$ Hold Time   |                 | 0                   |     | ns   |
| 58  | $t_{PWH}$        | DMAWR Pulse Width High                              |                 | 40                  |     | ns   |
| 59  | $t_H$            | Data to DMAWR $\downarrow$ Hold Time                |                 | 0                   |     | ns   |

**Note:**

There is a one-to-one relationship between every AMD and NCR Parameter (refer to Appendix B).



16506C-52

**DMA Write with Byte Control**

16506C-53

**DMA Read with Byte Control**

| No. | Parameter Symbol | Parameter Description                                                                                                                                                                                                     | Test Conditions | Min | Max | Unit |
|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| 60  | $t_{PD}$         | DACK  to DREQ  Valid Delay                              |                 |     | 38  | ns   |
| 61  | $t_P$            | DACK  to $\overline{DACK}$  period                      |                 | 100 |     | ns   |
| 62  | $t_{PWL}$        | DACK Pulse Width Low                                                                                                                                                                                                      |                 | 60  |     | ns   |
| 63  | $t_s$            | DACK  to $\overline{DMARD}$  Set Up Time                |                 | 0   |     | ns   |
| 64  | $t_s$            | BHE, AS0 to $\overline{DMARD}$  Set Up Time                                                                                              |                 | 20  |     | ns   |
| 65  | $t_{PWL}$        | $\overline{DMARD}$ Pulse Width Low                                                                                                                                                                                        |                 | 60  |     | ns   |
| 66  | $t_{PD}$         | $\overline{DMARD}$  to Data Valid Delay                                                                                                  |                 |     | 51  | ns   |
| 67  | $t_H$            | BHE, AS0 to $\overline{DMARD}$  Hold Time                                                                                                |                 | 20  |     | ns   |
| 68  | $t_H$            | $\overline{DMARD}$  to $\overline{DACK}$  Hold Time     |                 | 0   |     | ns   |
| 69  | $t_Z$            | $\overline{DMARD}$  to Data High Impedance                                                                                               |                 |     | 40  | ns   |
| 70  | $t_H$            | $\overline{DMARD}$  to Data Hold Time                                                                                                    |                 | 2   |     | ns   |
| 71  | $t_{PD}$         | DACK  to DREQ  Valid Delay                              |                 |     | 40  | ns   |
| 72  | $t_P$            | DACK  to $\overline{DACK}$  period                      |                 | 100 |     | ns   |
| 73  | $t_{PWH}$        | DACK Pulse Width High                                                                                                                                                                                                     |                 | 12  |     | ns   |
| 74  | $t_s$            | DACK  to $\overline{DMAWR}$  Set Up Time                |                 | 0   |     | ns   |
| 75  | $t_s$            | BHE, AS0 to $\overline{DMAWR}$  Set Up Time                                                                                              |                 | 20  |     | ns   |
| 76  | $t_{PWL}$        | $\overline{DMAWR}$ Pulse Width Low                                                                                                                                                                                        |                 | 50  |     | ns   |
| 77  | $t_s$            | Data to $\overline{DMAWR}$  Set Up Time                                                                                                  |                 | 15  |     | ns   |
| 78  | $t_H$            | BHE, AS0 to $\overline{DMAWR}$  Hold Time                                                                                               |                 | 20  |     | ns   |
| 79  | $t_H$            | $\overline{DMAWR}$  to $\overline{DACK}$  Hold Time |                 | 0   |     | ns   |
| 80  | $t_{PWH}$        | $\overline{DMAWR}$ Pulse Width High                                                                                                                                                                                       |                 | 40  |     | ns   |
| 81  | $t_H$            | Data to $\overline{DMAWR}$  Hold Time                                                                                                  |                 | 0   |     | ns   |

**Note:**

There is a one-to-one relationship between every AMD and NCR Parameter (refer to Appendix B).



16506C-43

**Burst DMA Read without Byte Control**

16506C-44

**Burst DMA Write without Byte Control**

| No. | Parameter Symbol | Parameter Description                                                                                                                                                                                                                                                           | Test Conditions | Min        | Max | Unit |
|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------|-----|------|
| 82  | $t_{PD}$         | DACK  to DREQ  Valid Delay                                                                                    |                 |            | 45  | ns   |
| 83  | $t_{PWL}$        | DACK Pulse Width Low                                                                                                                                                                                                                                                            |                 | 100        |     | ns   |
| 84  | $t_S$            | DACK  to  DMARD  Set Up Time |                 | 0          |     | ns   |
| 85  | $t_P$            | DMARD  to  DMARD  period     |                 | 130        |     | ns   |
| 86  | $t_{PD}$         | DMARD  to Data Valid Delay                                                                                                                                                                     |                 |            | 70  | ns   |
| 87  | $t_{PWH}$        | DMARD Pulse Width High                                                                                                                                                                                                                                                          |                 | 60         |     | ns   |
| 88  | $t_{PWL}$        | DMARD Pulse Width Low                                                                                                                                                                                                                                                           |                 | 70         |     | ns   |
| 89  | $t_P$            | DMARD  to  DMARD  period     |                 | $t_3 + 50$ |     | ns   |
| 90  | $t_{PD}$         | DMARD  to DREQ  Valid Delay                                                                                   |                 |            | 140 | ns   |
| 91  | $t_z$            | DMARD  to Data High Impedance                                                                                                                                                                  |                 |            | 50  | ns   |
| 92  | $t_H$            | DMARD  to Data Hold Time                                                                                                                                                                       |                 | 2          |     | ns   |
| 93  | $t_{PD}$         | DACK  to DREQ  Valid Delay                                                                                    |                 |            | 40  | ns   |
| 94  | $t_{PWH}$        | DACK Pulse Width High                                                                                                                                                                                                                                                           |                 | 60         |     | ns   |
| 95  | $t_S$            | DACK  to  DMAWR  Set Up Time |                 | 0          |     | ns   |
| 96  | $t_P$            | DMAWR  to  DMAWR  period     |                 |            | 160 | ns   |
| 97  | $t_{PWH}$        | DMAWR Pulse Width High                                                                                                                                                                                                                                                          |                 | 60         |     | ns   |
| 98  | $t_{PWL}$        | DMAWR Pulse Width Low                                                                                                                                                                                                                                                           |                 | 100        |     | ns   |
| 99  | $t_P$            | DMAWR  to  DMAWR  period     |                 | $t_3 + 50$ |     | ns   |
| 100 | $t_S$            | Data to  DMAWR  Set Up Time                                                                                   |                 | 15         |     | ns   |
| 101 | $t_{PD}$         | DMAWR  to DREQ  Valid Delay                                                                               |                 |            | 140 | ns   |
| 102 | $t_H$            | Data to  DMAWR  Hold Time                                                                                 |                 | 0          |     | ns   |

**Note:**

There is a one-to-one relationship between every AMD and NCR Parameter (refer to Appendix B).

**Burst DMA Read with Byte Control****Burst DMA Write with Byte Control**

| No. | Parameter Symbol | Parameter Description                                                                                                                                                                                                                                                                 | Test Conditions | Min | Max | Unit |
|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| 103 | $t_{PD}$         | DACK  to DREQ  Valid Delay                                                                                          |                 |     | 45  | ns   |
| 104 | $t_{PWL}$        | DACK Pulse Width Low                                                                                                                                                                                                                                                                  |                 | 100 |     | ns   |
| 105 | $t_s$            | BHE, AS0 to  DMARD  Set Up Time                                                                                     |                 | 20  |     | ns   |
| 106 | $t_s$            | DACK  to DMARD  Set Up Time                                                                                         |                 | 0   |     | ns   |
| 107 | $t_p$            | DMARD  to  DMARD period                                                                                             |                 | 130 |     | ns   |
| 108 | $t_{PD}$         |  DMARD  to Data Valid Delay                                                                                         |                 |     | 70  | ns   |
| 109 | $t_{PWH}$        | DMARD Pulse Width High                                                                                                                                                                                                                                                                |                 | 60  |     | ns   |
| 110 | $t_{PWL}$        | DMARD Pulse Width Low                                                                                                                                                                                                                                                                 |                 | 70  |     | ns   |
| 111 | $t_h$            | BHE, AS0 to  DMARD  Hold Time                                                                                       |                 | 20  |     | ns   |
| 112 | $t_p$            |  DMARD  to  DMARD period           | $t_3 + 50$      |     |     | ns   |
| 113 | $t_{PD}$         |  DMARD  to DREQ  Valid Delay       |                 |     | 140 | ns   |
| 114 | $t_z$            |  DMARD  to Data High Impedance                                                                                      |                 |     | 50  | ns   |
| 115 | $t_h$            |  DMARD  to Data Hold Time                                                                                           |                 | 2   |     | ns   |
| 116 | $t_{PD}$         | DACK  to DREQ  Valid Delay                                                                                          |                 |     | 50  | ns   |
| 117 | $t_{PWH}$        | DACK Pulse Width High                                                                                                                                                                                                                                                                 |                 | 60  |     | ns   |
| 118 | $t_s$            | DACK  to  DMAWR  Set Up Time       |                 | 0   |     | ns   |
| 119 | $t_s$            | BHE, AS0 to  DMAWR  Set Up Time                                                                                     |                 | 20  |     | ns   |
| 120 | $t_p$            |  DMAWR  to  DMAWR period           |                 | 160 |     | ns   |
| 121 | $t_{PWH}$        | DMAWR Pulse Width High                                                                                                                                                                                                                                                                |                 | 60  |     | ns   |
| 122 | $t_{PWL}$        | DMAWR Pulse Width Low                                                                                                                                                                                                                                                                 |                 | 100 |     | ns   |
| 123 | $t_h$            | BHE, AS0 to  DMAWR  Hold Time                                                                                   |                 | 20  |     | ns   |
| 124 | $t_p$            |  DMAWR  to  DMAWR period     | $t_3 + 50$      |     |     | ns   |
| 125 | $t_{PD}$         |  DMAWR  to DREQ  Valid Delay |                 |     | 140 | ns   |
| 126 | $t_h$            | Data to  DMAWR  Hold Time                                                                                       |                 | 0   |     | ns   |
| 127 | $t_s$            | Data to  DMAWR  Set Up Time                                                                                     |                 | 15  |     | ns   |

**Note:**

There is a one-to-one relationship between every AMD and NCR Parameter (refer to Appendix B).



16505C-47

**Asynchronous Initiator Send**

| No. | Parameter Symbol | Parameter Description                                                 | Test Conditions | Min | Max | Unit |
|-----|------------------|-----------------------------------------------------------------------|-----------------|-----|-----|------|
| 128 | $t_{s}$          | Data to $\overline{ACKC}$ $\downarrow$ Set Up Time                    |                 | 55  |     | ns   |
| 129 | $t_{PD}$         | $\overline{REQ}$ $\downarrow$ to Data Delay                           |                 | 80  |     | ns   |
| 130 | $t_{PD}$         | $\overline{REQ}$ $\downarrow$ to $\overline{ACKC}$ $\downarrow$ Delay |                 | 46  |     | ns   |
| 131 | $t_{PD}$         | $REQ$ $\downarrow$ to $\overline{ACKC}$ $\downarrow$ Delay            |                 | 55  |     | ns   |



16505C-48

**Asynchronous Initiator Receive**

| No. | Parameter Symbol | Parameter Description                                                 | Test Conditions | Min | Max | Unit |
|-----|------------------|-----------------------------------------------------------------------|-----------------|-----|-----|------|
| 132 | $t_{PD}$         | $\overline{REQ}$ $\downarrow$ to $\overline{ACKC}$ $\downarrow$ Delay |                 | 43  |     | ns   |
| 133 | $t_{PD}$         | $REQ$ $\downarrow$ to $\overline{ACKC}$ $\downarrow$ Delay            |                 | 47  |     | ns   |

**Note:**

*There is a one-to-one relationship between every AMD and NCR Parameter (refer to Appendix B).*



Asynchronous Target Send

| No. | Parameter Symbol | Parameter Description                                       | Test Conditions | Min | Max | Unit |
|-----|------------------|-------------------------------------------------------------|-----------------|-----|-----|------|
| 134 | ts               | Data to REQC $\downarrow$ Set Up Time                       |                 | 55  |     | ns   |
| 135 | t <sub>PD</sub>  | $\overline{\text{ACK}} \downarrow$ to Data Delay            |                 |     | 78  | ns   |
| 136 | t <sub>PD</sub>  | $\overline{\text{ACK}} \downarrow$ to REQC $\uparrow$ Delay |                 |     | 60  | ns   |
| 137 | t <sub>PD</sub>  | $\overline{\text{ACK}} \uparrow$ to REQC $\downarrow$ Delay |                 |     | 45  | ns   |



Asynchronous Target Receive

| No. | Parameter Symbol | Parameter Description                                       | Test Conditions | Min | Max | Unit |
|-----|------------------|-------------------------------------------------------------|-----------------|-----|-----|------|
| 138 | t <sub>PD</sub>  | $\overline{\text{ACK}} \downarrow$ to REQC $\uparrow$ Delay |                 |     | 60  | ns   |
| 139 | t <sub>PD</sub>  | $\overline{\text{ACK}} \uparrow$ to REQC $\downarrow$ Delay |                 |     | 45  | ns   |

**Note:**

*There is a one-to-one relationship between every AMD and NCR Parameter (refer to Appendix B).*



16505C-51

**Synchronous Initiator Target Transmit**

| No. | Parameter Symbol | Parameter Description                                            | Test Conditions | Min | Max | Unit |
|-----|------------------|------------------------------------------------------------------|-----------------|-----|-----|------|
| 140 | $t_{PD}$         | CLK $\downarrow$ to Data Delay                                   |                 | 15* | 90  | ns   |
| 141 | $t_s$            | ACKC or $\overline{REQC}$ $\downarrow$ to Data Set Up Time       |                 | 55  |     | ns   |
| 142 | $t_{PD}$         | CLK $\downarrow$ to ACKC or $\overline{REQC}$ $\downarrow$ Delay |                 | 13* | 68  | ns   |
| 143 | $t_{PD}$         | CLK $\downarrow$ to ACKC or $\overline{REQC}$ $\downarrow$ Delay |                 | 17  | 70  | ns   |

\* The minimum values have a wide range since they depend on the Synchronization latency. The synchronization latency, in turn, depends on the operating frequency of the device.

**Note:**

There is a one-to-one relationship between every AMD and NCR Parameter (refer to Appendix B).

## APPENDIX A

## Pin Connection Cross Reference for Am53C94

| Pin# | AMD             | NCR             | Pin# | AMD             | NCR             |
|------|-----------------|-----------------|------|-----------------|-----------------|
| 1    | DMAPO           | DBP0            | 43   | <u>RSTC</u>     | RSTO/           |
| 2    | V <sub>SS</sub> | V <sub>SS</sub> | 44   | V <sub>SS</sub> | V <sub>SS</sub> |
| 3    | DMA8            | DB8             | 45   | <u>SEL</u>      | SELI/           |
| 4    | DMA9            | DB9             | 46   | <u>BSY</u>      | BSYI/           |
| 5    | DMA10           | DB10            | 47   | <u>REQ</u>      | REQI/           |
| 6    | DMA11           | DB11            | 48   | <u>ACK</u>      | ACKI/           |
| 7    | DMA12           | DB12            | 49   | <u>RST</u>      | RSTI/           |
| 8    | DMA13           | DB13            | 50   | BUSMD 1         | MODE 1          |
| 9    | DMA14           | DB14            | 51   | BUSMD 0         | MODE 0          |
| 10   | DMA15           | DB15            | 52   | <u>INT</u>      | INT/            |
| 11   | DMAP1           | DBP1            | 53   | <u>RESET</u>    | RESET           |
| 12   | <u>SD0</u>      | SDIO/           | 54   | <u>WR</u>       | WR/             |
| 13   | <u>SD1</u>      | SDI1/           | 55   | <u>RD</u>       | RD/             |
| 14   | <u>SD2</u>      | SDI2/           | 56   | <u>CS</u>       | CS/             |
| 15   | <u>SD3</u>      | SDI3/           | 57   | ASO [AO]        | A0-SA0          |
| 16   | <u>SD4</u>      | SDI4/           | 58   | BHE [A1]        | A1-BHE          |
| 17   | <u>SD5</u>      | SDI5/           | 59   | DMARD [A2]      | A2-DBRD/        |
| 18   | <u>SD6</u>      | SDI6/           | 60   | ALE [A3]        | A3-ALE          |
| 19   | <u>SD7</u>      | SDI7/           | 61   | CLK             | CLK             |
| 20   | <u>SDP</u>      | SDIP/           | 62   | V <sub>DD</sub> | V <sub>DD</sub> |
| 21   | V <sub>DD</sub> | V <sub>DD</sub> | 63   | AD0             | PAD0            |
| 22   | V <sub>SS</sub> | V <sub>SS</sub> | 64   | AD1             | PAD1            |
| 23   | <u>SDC0</u>     | SDO0/           | 65   | AD2             | PAD2            |
| 24   | <u>SDC1</u>     | SDO1/           | 66   | AD3             | PAD3            |
| 25   | <u>SDC2</u>     | SDO2/           | 67   | V <sub>SS</sub> | V <sub>SS</sub> |
| 26   | <u>SDC3</u>     | SDO3/           | 68   | AD4             | PAD4            |
| 27   | V <sub>SS</sub> | V <sub>SS</sub> | 69   | AD5             | PAD5            |
| 28   | <u>SDC4</u>     | SDO4/           | 70   | AD6             | PAD6            |
| 29   | <u>SDC5</u>     | SDO5/           | 71   | AD7             | PAD7            |
| 30   | <u>SDC6</u>     | SDO6/           | 72   | <u>DREQ</u>     | DREQ            |
| 31   | <u>SDC7</u>     | SDO7/           | 73   | <u>DACK</u>     | DACK/           |
| 32   | <u>SDCP</u>     | SDOP/           | 74   | <u>DMAWR</u>    | DBWR/           |
| 33   | V <sub>SS</sub> | V <sub>SS</sub> | 75   | V <sub>SS</sub> | V <sub>SS</sub> |
| 34   | <u>SEL</u>      | SELO/           | 76   | V <sub>SS</sub> | V <sub>SS</sub> |
| 35   | <u>BSYC</u>     | BSYO/           | 77   | DMA0            | DB0             |
| 36   | <u>REQC</u>     | REQO/           | 78   | DMA1            | DB1             |
| 37   | <u>ACKC</u>     | ACKO/           | 79   | DMA2            | DB2             |
| 38   | V <sub>SS</sub> | V <sub>SS</sub> | 80   | DMA3            | DB3             |
| 39   | <u>MSG</u>      | MSGIO/          | 81   | DMA4            | DB4             |
| 40   | <u>C/D</u>      | C/DIO           | 82   | DMA5            | DB5             |
| 41   | <u>I/O</u>      | I/OIO           | 83   | DMA6            | DB6             |
| 42   | <u>ATN</u>      | ATNIO/          | 84   | DMA7            | DB7             |

## APPENDIX A

## Pin Connection Cross Reference for Am53C96

| Pin# | AMD             | NCR             | Pin# | AMD             | NCR             |
|------|-----------------|-----------------|------|-----------------|-----------------|
| 1    | DACK            | DACK            | 51   | SDC 7           | SD07/           |
| 2    | DMAWR           | DBWR/           | 52   | SDC P           | SDOP/           |
| 3    | NC              | NC              | 53   | NC              | NC              |
| 4    | ISEL            | IGS             | 54   | Vss             | Vss             |
| 5    | Vss             | Vss             | 55   | Vss             | Vss             |
| 6    | TSEL            | TGS             | 56   | SELC            | SELO/           |
| 7    | Vss             | Vss             | 57   | BSYC            | BSYO/           |
| 8    | DMA0            | DB0             | 58   | REQC            | REQO/           |
| 9    | DMA1            | DB1             | 59   | ACKC            | ACKO/           |
| 10   | DMA2            | DB2             | 60   | Vss             | Vss             |
| 11   | DMA3            | DB3             | 61   | Vss             | Vss             |
| 12   | DMA4            | DB4             | 62   | MSG             | MSGIO/          |
| 13   | DMA5            | DB5             | 63   | C/D             | C/DIO           |
| 14   | DMA6            | DB6             | 64   | I/O             | I/OIO           |
| 15   | DMA7            | DB7             | 65   | ATN             | ATNIO/          |
| 16   | DMAP0           | DBP0            | 66   | RSTC            | RSTO/           |
| 17   | Vss             | Vss             | 67   | Vss             | Vss             |
| 18   | Vss             | Vss             | 68   | Vss             | Vss             |
| 19   | DMA8            | DB8             | 69   | SEL             | SELI/           |
| 20   | DMA9            | DB9             | 70   | BSY             | BSYI/           |
| 21   | DMA10           | DB10            | 71   | REQ             | REQI/           |
| 22   | DMA11           | DB11            | 72   | ACK             | ACKI/           |
| 23   | DMA12           | DB12            | 73   | RST             | RSTI/           |
| 24   | DMA13           | DB13            | 74   | BUSMD 1         | MODE 1          |
| 25   | DMA14           | DB14            | 75   | BUSMD 0         | MODE 0          |
| 26   | DMA15           | DB15            | 76   | INT             | INT/            |
| 27   | DMAP1           | DBPI            | 77   | RESET           | RESET           |
| 28   | NC              | NC              | 78   | NC              | NC              |
| 29   | SD0             | SDIO/           | 79   | WR              | WR/             |
| 30   | SD1             | SDI1/           | 80   | RD              | RD/             |
| 31   | SD2             | SDI2/           | 81   | CS              | CS/             |
| 32   | SD3             | SDI3/           | 82   | ASO [A0]        | A0-SAO          |
| 33   | SD4             | SDI4/           | 83   | BHE [A1]        | A1-BHE          |
| 34   | SD5             | SDI5/           | 84   | DMARD [A2]      | A2-DBRD/        |
| 35   | SD6             | SDI6/           | 85   | ALE [A3]        | A3-ALE          |
| 36   | SD7             | SDI7/           | 86   | CLK             | CLK             |
| 37   | SDP             | SDIP/           | 87   | DFMODE          | DIFFM/          |
| 38   | V <sub>DD</sub> | V <sub>DD</sub> | 88   | V <sub>DD</sub> | V <sub>DD</sub> |
| 39   | NC              | NC              | 89   | NC              | NC              |
| 40   | Vss             | Vss             | 90   | AD0             | PAD0            |
| 41   | Vss             | Vss             | 91   | AD1             | PAD1            |
| 42   | SDC0            | SD00/           | 92   | AD2             | PAD2            |
| 43   | SDC1            | SD01/           | 93   | AD3             | PAD3            |
| 44   | SDC2            | SD02/           | 94   | Vss             | Vss             |
| 45   | SDC3            | SD03/           | 95   | Vss             | Vss             |
| 46   | Vss             | Vss             | 96   | AD4             | PAD4            |
| 47   | Vss             | Vss             | 97   | AD5             | PAD5            |
| 48   | SDC4            | SD04/           | 98   | AD6             | PAD6            |
| 49   | SDC5            | SD05/           | 99   | AD7             | PAD7            |
| 50   | SDC6            | SD06/           | 100  | DREQ            | DREQ            |

## APPENDIX B

### AMD/NCR Timing Parameters Cross Reference

| NCR Symbol               | AMD Parameter # | NCR Symbol               | AMD Parameter # | NCR Symbol               | AMD Parameter # |
|--------------------------|-----------------|--------------------------|-----------------|--------------------------|-----------------|
| t <sub>CH</sub>          | 4               | t <sub>DNB5</sub>        | 46              | t <sub>DAN15</sub>       | 98              |
| t <sub>CL</sub>          | 1               | t <sub>DNB6</sub>        | 50              | t <sub>DAN16</sub>       | 97              |
| t <sub>CP</sub>          | 2               | t <sub>DNB7</sub>        | 48              | t <sub>DAN17</sub>       | 100             |
| t <sub>CS</sub>          | 3               | t <sub>DNB8 (max)</sub>  | 52              | t <sub>DAN18</sub>       | 102             |
| t <sub>RST</sub>         | 5               | t <sub>DNB8 (min)</sub>  | 53              | t <sub>DAN19</sub>       | 96              |
| t <sub>IR</sub>          | 6               | t <sub>DNB9</sub>        | 54              | t <sub>DAN20</sub>       | 99              |
| t <sub>RD</sub>          | 8               | t <sub>DNB10</sub>       | 55              | t <sub>DAB1</sub>        | 116             |
| t <sub>RI</sub>          | 7               | t <sub>DNB11</sub>       | 57              | t <sub>DAB2</sub>        | 103             |
| t <sub>ICY</sub>         | 9               | t <sub>DNB12</sub>       | 56              | t <sub>DAB3</sub>        | 117             |
| t <sub>RDP1</sub>        | 10              | t <sub>DNB13</sub>       | 59              | t <sub>DAB4</sub>        | 104             |
| t <sub>RDP2</sub>        | 11              | t <sub>DNB14</sub>       | 58              | t <sub>DAB5</sub>        | 113             |
| t <sub>RDP3</sub>        | 19              | t <sub>DBC1</sub>        | 60              | t <sub>DAB6</sub>        | 105             |
| t <sub>RDP4</sub>        | 13              | t <sub>DBC2</sub>        | 71              | t <sub>DAB7</sub>        | 111             |
| t <sub>RDP5</sub>        | 12              | t <sub>DBC3</sub>        | 73              | t <sub>DAB8</sub>        | 106             |
| t <sub>RDP6</sub>        | 14              | t <sub>DBC4</sub>        | 62              | t <sub>DAB9</sub>        | 110             |
| t <sub>RDP7</sub>        | 16              | t <sub>DBC5</sub>        | 61              | t <sub>DAB10</sub>       | 109             |
| t <sub>RDP8</sub>        | 15              | t <sub>DBC6</sub>        | 72              | t <sub>DAB11</sub>       | 108             |
| t <sub>RDP9 (max)</sub>  | 17              | t <sub>DBC7</sub>        | 64              | t <sub>DAB12 (max)</sub> | 114             |
| t <sub>RDP9 (min)</sub>  | 18              | t <sub>DBC8</sub>        | 67              | t <sub>DAB12 (min)</sub> | 115             |
| t <sub>RDP10</sub>       | 20              | t <sub>DBC9</sub>        | 63              | t <sub>DAB13</sub>       | 107             |
| t <sub>RDP11</sub>       | 21              | t <sub>DBC10</sub>       | 65              | t <sub>DAB14</sub>       | 112             |
| t <sub>RDP12</sub>       | 23              | t <sub>DBC11</sub>       | 68              | t <sub>DAB15</sub>       | 125             |
| t <sub>RDP13</sub>       | 22              | t <sub>DBC12</sub>       | 66              | t <sub>DAB16</sub>       | 119             |
| t <sub>RDP14</sub>       | 26              | t <sub>DBC13 (max)</sub> | 69              | t <sub>DAB17</sub>       | 123             |
| t <sub>RDP15</sub>       | 24              | t <sub>DBC13 (min)</sub> | 70              | t <sub>DAB18</sub>       | 118             |
| t <sub>RDP16</sub>       | 25              | t <sub>DBC14</sub>       | 75              | t <sub>DAB19</sub>       | 122             |
| t <sub>RMP1</sub>        | 28              | t <sub>DBC15</sub>       | 78              | t <sub>DAB20</sub>       | 121             |
| t <sub>RMP2</sub>        | 29              | t <sub>DBC16</sub>       | 74              | t <sub>DAB21</sub>       | 127             |
| t <sub>RMP3</sub>        | 27              | t <sub>DBC17</sub>       | 76              | t <sub>DAB22</sub>       | 126             |
| t <sub>RMP4</sub>        | 30              | t <sub>DBC18</sub>       | 79              | t <sub>DAB23</sub>       | 120             |
| t <sub>RMP5</sub>        | 31              | t <sub>DBC19</sub>       | 77              | t <sub>DAB24</sub>       | 124             |
| t <sub>RMP6</sub>        | 38              | t <sub>DBC20</sub>       | 81              | t <sub>LAXDA</sub>       | 128             |
| t <sub>RMP7</sub>        | 32              | t <sub>DBC21</sub>       | 80              | t <sub>LAXAH</sub>       | 130             |
| t <sub>RMP8</sub>        | 34              | t <sub>DAN1</sub>        | 93              | t <sub>LAXRD</sub>       | 129             |
| t <sub>RMP9</sub>        | 36              | t <sub>DAN2</sub>        | 82              | t <sub>LAXAL</sub>       | 131             |
| t <sub>RMP10</sub>       | 33              | t <sub>DAN3</sub>        | 94              | t <sub>LARAH</sub>       | 132             |
| t <sub>RMP11 (max)</sub> | 37              | t <sub>DAN4</sub>        | 83              | t <sub>LARAL</sub>       | 133             |
| t <sub>RMP11 (min)</sub> | 35              | t <sub>DAN5</sub>        | 90              | t <sub>TAXDR</sub>       | 134             |
| t <sub>RMP12</sub>       | 39              | t <sub>DAN6</sub>        | 84              | t <sub>TAXRH</sub>       | 136             |
| t <sub>RMP13</sub>       | 40              | t <sub>DAN7</sub>        | 88              | t <sub>TAXAD</sub>       | 135             |
| t <sub>RMP14</sub>       | 44              | t <sub>DAN8</sub>        | 87              | t <sub>TAXRL</sub>       | 137             |
| t <sub>RMP15</sub>       | 41              | t <sub>DAN9</sub>        | 86              | t <sub>TARRH</sub>       | 138             |
| t <sub>RMP16</sub>       | 43              | t <sub>DAN10 (max)</sub> | 91              | t <sub>TARRL</sub>       | 139             |
| t <sub>RMP17</sub>       | 42              | t <sub>DAN10 (min)</sub> | 92              | t <sub>TSXD</sub>        | 140             |
| t <sub>DNB1</sub>        | 45              | t <sub>DAN11</sub>       | 85              | t <sub>TSXRAL</sub>      | 142             |
| t <sub>DNB2</sub>        | 49              | t <sub>DAN12</sub>       | 89              | t <sub>TSXRAH</sub>      | 143             |
| t <sub>DNB3</sub>        | 51              | t <sub>DAN13</sub>       | 101             | t <sub>TSXDSU</sub>      | 141             |
| t <sub>DNB4</sub>        | 47              | t <sub>DAN14</sub>       | 95              |                          |                 |

## PHYSICAL DIMENSIONS\*

PL 084

Plastic Leaded Chip Carrier (measured in inches)



TOP VIEW



SIDE VIEW

09980B  
CG08 PL 084  
8/14/92 c dc

\* For reference only. BSC is an ANSI standard for Basic Space Centering.

**PHYSICAL DIMENSIONS\*****PQR100****Plastic Quad Flatpack Trimmed and Formed (measured in millimeters)**

15590D  
BX 45  
9/6/91 SG

## PHYSICAL DIMENSIONS\*

PQR100

Molded Carrier Ring Plastic Quad Flatpack (measured in millimeters)



CB 48  
6/25/92 SG

#### Trademarks

Copyright © 1993 Advanced Micro Devices, All rights reserved.

GLITCH EATER is a trademark of Advanced Micro Devices, Inc.

AMD and Am386 are registered trademarks of Advanced Micro Devices, Inc.

Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.