### **Features**

- . One of a Family of 9 Devices with User Memories from 1 Kbit to 256-Kbit
- 8-Kbit (1-Kbyte) EEPROM User Memory
  - Eight 128-byte (1-Kbit) Zones
  - Self-timed Write Cycle
  - Single Byte or 16-byte Page Write Mode
  - Programmable Access Rights for Each Zone
- 2-Kbit Configuration Zone
  - 37-byte OTP Area for User-defined Codes
  - 160-byte Area for User-defined Keys and Passwords
- High Security Features
  - 64-bit Mutual Authentication Protocol (Under License of ELVA)
  - Encrypted Checksum
  - Stream Encryption
  - Four Key Sets for Authentication and Encryption
  - Eight Sets of Two 24-bit Passwords
  - Anti-tearing Function
  - Voltage and Frequency Monitor
- Smart Card Features
  - ISO 7816 Class A (5V) or Class B (3V) Operation
  - ISO 7816-3 Asynchronous T = 0 Protocol (Gemplus<sup>®</sup> Patent)
  - Multiple Zones, Key Sets and Passwords for Multi-application Use
  - Synchronous 2-wire Serial Interface for Faster Device Initialization
  - Programmable 8-byte Answer-To-Reset Register
  - ISO 7816-2 Compliant Modules
- Embedded Application Features
  - Low Voltage Operation: 2.7V to 5.5V
  - Secure Nonvolatile Storage for Sensitive System or User Information
  - 2-wire Serial Interface
  - 1.0 MHz Compatibility for Fast Operation
  - Standard 8-lead Plastic Packages
  - Same Pinout as 2-wire Serial EEPROMs
- High Reliability

Endurance: 100,000 CyclesData Retention: 10 yearsESD Protection: 4,000V min

Table 1. Pin Configuration

| Pad     | Description              | ISO Module Contact | Standard Package Pin |
|---------|--------------------------|--------------------|----------------------|
| VCC     | Supply Voltage           | C1                 | 8                    |
| GND     | Ground                   | C5                 | 4                    |
| SCL/CLK | Serial Clock Input       | C3                 | 6                    |
| SDA/IO  | Serial Data Input/Output | C7                 | 5                    |
| RST     | Reset Input              | C2                 | NC                   |

Figure 1. Package Options





## CryptoMemory 8 Kbit

### AT88SC0808C

### **Summary**





### **Description**

The AT88SC0808C member of the CryptoMemory® family is a high-performance secure memory providing 8 Kbits of user memory with advanced security and cryptographic features built in. The user memory is divided into 8 128-byte zones, each of which may be individually set with different security access rights or effectively combined together to provide space for 1 to 8 data files.

### Smart Card Applications

The AT88SC0808C provides high security, low cost, and ease of implementation without the need for a microprocessor operating system. The embedded cryptographic engine provides for dynamic and symmetric mutual authentication between the device and host, as well as performing stream encryption for all data and passwords exchanged between the device and host. Up to four unique key sets may be used for these operations. The AT88SC0808C offers the ability to communicate with virtually any smart card reader using the asynchronous T=0 protocol (Gemplus Patent) defined in ISO 7816-3.

### **Embedded Applications**

Through dynamic and symmetric mutual authentication, data encryption, and the use of encrypted checksums, the AT88SC0808C provides a secure place for storage of sensitive information within a system. With its tamper detection circuits, this information remains safe even under attack. A 2-wire serial interface running at 1.0 MHz is used for fast and efficient communications with up to 15 devices that may be individually addressed. The AT88SC0808C is available in industry standard 8-lead packages with the same familiar pinout as 2-wire serial EEPROMs.

Figure 2. Block Diagram



## Pin Descriptions

Supply Voltage (V<sub>CC</sub>)

The  $V_{CC}$  input is a 2.7V to 5.5V positive voltage supplied by the host.

Clock (SCL/CLK)

In the asynchronous T = 0 protocol, the SCL/CLK input is used to provide the device with a carrier frequency f. The nominal length of one bit emitted on I/O is defined as an "elementary time unit" (ETU) and is equal to 372/f. When the synchronous protocol is used, the SCL/CLK input is used to positive edge clock data into the device and negative edge clock data out of the device.

Reset (RST)

The AT88SC0808C provides an ISO 7816-3 compliant asynchronous answer to reset sequence. When the reset sequence is activated, the device will output the data programmed

into the 64-bit answer-to-reset register. An internal pull-up on the RST input pad allows the device to be used in synchronous mode without bonding RST. The AT88SC0808C does not support the synchronous answer-to-reset sequence.

#### Serial Data (SDA/IO)

The SDA pin is bidirectional for serial data transfer. This pin is open-drain driven and may be wired with any number of other open drain or open collector devices. An external pull-up resistor should be connected between SDA and  $V_{CC}$ . The value of this resistor and the system capacitance loading the SDA bus will determine the rise time of SDA. This rise time will determine the maximum frequency during read operations. Low value pull-up resistors will allow higher frequency operations while drawing higher average power. SDA/IO information applies to both asynchronous and synchronous protocols.

When the synchronous protocol is used, the SCL/CLK input is used to positive edge clock data into the device and negative edge clock data out of the device.

**Table 2.** DC Characteristics Applicable over recommended operating range from  $V_{CC} = +2.7$  to 5.5V,  $T_{AC} = -40^{\circ}$ C to  $+85^{\circ}$ C (unless otherwise noted)

| Symbol          | Parameter                                   | Test Condition                                            | Min                   | Тур | Max                    | Units |
|-----------------|---------------------------------------------|-----------------------------------------------------------|-----------------------|-----|------------------------|-------|
| V <sub>CC</sub> | Supply Voltage                              |                                                           | 2.7                   |     | 5.5                    | V     |
| I <sub>cc</sub> | Supply Current (V <sub>CC</sub> = 5.5V)     | Async READ at 3.57MHz                                     |                       |     | 5                      | mA    |
| lcc             | Supply Current (V <sub>CC</sub> = 5.5V)     | Async WRITE at 3.57MHz                                    |                       |     | 5                      | mA    |
| СС              | Supply Current (V <sub>CC</sub> = 5.5V)     | Synch READ at 1MHz                                        |                       |     | 5                      | mA    |
| I <sub>cc</sub> | Supply Current (V <sub>CC</sub> = 5.5V)     | Synch WRITE at 1MHz                                       |                       |     | 5                      | mA    |
| SB              | Standby Current (V <sub>CC</sub> = 5.5V)    | V <sub>IN</sub> = V <sub>CC</sub> or GND                  |                       |     | 100                    | uA    |
| V <sub>IL</sub> | SDA/IO Input Low Threshold <sup>(1)</sup>   |                                                           | 0                     |     | V <sub>CC</sub> x 0.2  | V     |
| V <sub>IL</sub> | SCL/CLK Input Low Threshold <sup>(1)</sup>  |                                                           | 0                     |     | V <sub>CC</sub> x 0.2  | V     |
| V <sub>IL</sub> | RST Input Low Threshold <sup>(1)</sup>      |                                                           | 0                     |     | V <sub>CC</sub> x 0.2  | V     |
| V <sub>IH</sub> | SDA/IO Input High Threshold <sup>(1)</sup>  |                                                           | V <sub>CC</sub> x 0.7 |     | V <sub>cc</sub>        | V     |
| V <sub>IH</sub> | SCL/CLK Input High Threshold <sup>(1)</sup> |                                                           | V <sub>CC</sub> x 0.7 |     | V <sub>CC</sub>        | V     |
| V <sub>IH</sub> | RST Input High Threshold <sup>(1)</sup>     |                                                           | V <sub>CC</sub> x 0.7 |     | V <sub>CC</sub>        | V     |
| IL              | SDA/IO Input Low Current                    | $0 < V_{IL} < V_{CC} \times 0.15$                         |                       |     | 15                     | uA    |
| IL              | SCL/CLK Input Low Current                   | $0 < V_{IL} < V_{CC} \times 0.15$                         |                       |     | 15                     | uA    |
| IL              | RST Input Low Current                       | $0 < V_{IL} < V_{CC} \times 0.15$                         |                       |     | 50                     | uA    |
| ІН              | SDA/IO Input High Current                   | V <sub>CC</sub> x 0.7 < V <sub>IH</sub> < V <sub>CC</sub> |                       |     | 20                     | uA    |
| ІН              | SCL/CLK Input High Current                  | V <sub>CC</sub> x 0.7 < V <sub>IH</sub> < V <sub>CC</sub> |                       |     | 100                    | uA    |
| ІН              | RST Input High Current                      | $V_{CC} \times 0.7 < V_{IH} < V_{CC}$                     |                       |     | 150                    | uA    |
| V <sub>OH</sub> | SDA/IO Output High Voltage                  | 20K ohm external pull-up                                  | V <sub>CC</sub> x 0.7 |     | V <sub>CC</sub>        | V     |
| V <sub>OL</sub> | SDA/IO Output Low Voltage                   | I <sub>OL</sub> = 1mA                                     | 0                     |     | V <sub>CC</sub> x 0.15 | V     |
| Он              | SDA/IO Output High Current                  | V <sub>OH</sub>                                           |                       |     | 20                     | uA    |

Note: 1. V<sub>IL</sub> min and V<sub>IH</sub> max are reference only and are not tested.





Table 3. AC Characteristics

Applicable over recommended operating range from  $V_{CC} = +2.7$  to 5.5V,

 $T_{AC} = -40^{\circ}C$  to  $+85^{\circ}C$ , CL = 30pF (unless otherwise noted)

| Symbol              | Parameter                                                  | Min | Max         | Units |
|---------------------|------------------------------------------------------------|-----|-------------|-------|
| f <sub>CLK</sub>    | Async Clock Frequency (V <sub>CC</sub> Range: +4.5 - 5.5V) | 1   | 5           | MHz   |
| f <sub>CLK</sub>    | Async Clock Frequency (V <sub>CC</sub> Range: +2.7 - 3.3V) | 1   | 4           | MHz   |
| f <sub>CLK</sub>    | Synch Clock Frequency                                      | 0   | 1           | MHz   |
|                     | Clock Duty cycle                                           | 40  | 60          | %     |
| t <sub>R</sub>      | Rise Time - I/O, RST                                       |     | 1           | uS    |
| t <sub>F</sub>      | Fall Time - I/O, RST                                       |     | 1           | uS    |
| t <sub>R</sub>      | Rise Time - CLK                                            |     | 9% x period | uS    |
| t <sub>F</sub>      | Fall Time - CLK                                            |     | 9% x period | uS    |
| t <sub>AA</sub>     | Clock Low to Data Out Valid                                |     | 35          | nS    |
| t <sub>HD.STA</sub> | Start Hold Time                                            | 200 |             | nS    |
| t <sub>SU.STA</sub> | Start Set-up Time                                          | 200 |             | nS    |
| t <sub>HD.DAT</sub> | Data In Hold Time                                          | 10  |             | nS    |
| t <sub>SU.DAT</sub> | Data In Set-up Time                                        | 100 |             | nS    |
| t <sub>SU.STO</sub> | Stop Set-up Time                                           | 200 |             | nS    |
| t <sub>DH</sub>     | Data Out Hold Time                                         | 20  |             | nS    |
| t <sub>WR</sub>     | Write Cycle Time (at 25·C)                                 |     | 5           | mS    |
| t <sub>WR</sub>     | Write Cycle Time (-40° to +85°C)                           |     | 7           | mS    |

# Device Operation For Synchronous Protocols

**CLOCK and DATA TRANSITIONS:** The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (see Figure 5 on page 5). Data changes during SCL high periods will indicate a start or stop condition as defined below.

**START CONDITION:** A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (see Figure 6 on page 6).

**STOP CONDITION:** A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (see Figure 6 on page 6).

**ACKNOWLEDGE:** All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero to acknowledge that it has received each word. This happens during the ninth clock cycle.

**MEMORY RESET:** After an interruption in protocol, power loss or system reset, any 2-wire part can be reset by following these steps:

- 1. Clock up to 9 cycles.
- Look for SDA high in each cycle while SCL is high.
- 3. Create a start condition.



### **Encryption**

The data exchanged between the device and the host during read, write and verify password commands may be encrypted to ensure data confidentiality.

The issuer may choose to require encryption for a user zone by settings made in the configuration memory. Any one of four keys may be selected for use with a user zone. In this case, activation of the encryption mode is required in order to read/write data in the zone and only encrypted data will be transmitted. Even if not required, the host may elect to activate encryption provided the proper keys are known.

### **Supervisor Mode**

Enabling this feature allows the holder of one specific password to gain full access to all eight password sets, including the ability to change passwords.

### **Modify Forbidden**

No write access is allowed in a user zone protected with this feature at any time. The user zone must be written during device personalization prior to blowing the security fuses.

### **Program Only**

For a user zone protected by this feature, data within the zone may be changed from a "1" to a "0", but never from a "0" to a "1".

## Initial Device Programming

To enable the security features of CryptoMemory, the device must first be personalized to set up several registers and load in the appropriate passwords and keys. This is accomplished through programming the configuration memory of CryptoMemory using simple write and read commands. To gain access to the configuration memory, the secure code must first be successfully presented. For the AT88SC0808C device, the secure code is \$22 E8 3F. After writing and verifying data in the configuration memory, the security fuses must be blown to lock this information in the device. For additional information on personalizing CryptoMemory, please see the application notes *Programming CryptoMemory for Embedded Applications* and *Initializing CryptoMemory for Smart Card Applications* (at www.Atmel.com).

### **Ordering Information**

| Ordering Code                    | Package                        | Voltage Range | Temperature Range                                 |
|----------------------------------|--------------------------------|---------------|---------------------------------------------------|
| AT88SC0808C-MJ<br>AT88SC0808C-MP | M2 – J Module<br>M2 – P Module | 2.7V-5.5V     | Commercial (0°C-70°C)                             |
| AT88SC0808C-PU<br>AT88SC0808C-SU | 8P3<br>8S1                     | 2.7V-5.5V     | Lead-free/Halogen-free/Industrial<br>(-40°C-85°C) |
| AT88SC0808C-WI                   | 7 mil wafer                    | 2.7V-5.5V     | Industrial (-40°C-85°C)                           |

| Package Type <sup>(1)</sup> | Description                                                               |
|-----------------------------|---------------------------------------------------------------------------|
| M2 – J Module               | M2 ISO 7816 Smart Card Module                                             |
| M2 – P Module               | M2 ISO 7816 Smart Card Module with Atmel® Logo                            |
| 8P3                         | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                   |
| 8S1                         | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline Package (JEDEC SOIC) |

Note: 1. Formal drawings may be obtained from an Atmel sales office.

### **Ordering Code: PU** 8-lead PDIP



Top View



**End View** 



### **COMMON DIMENSIONS**

(Unit of Measure = inches)

| SYMBOL | MIN               | NOM   | MAX   | NOTE |
|--------|-------------------|-------|-------|------|
| Α      |                   |       | 0.210 | 2    |
| A2     | 0.115             | 0.130 | 0.195 |      |
| b      | 0.014             | 0.018 | 0.022 | 5    |
| b2     | 0.045             | 0.060 | 0.070 | 6    |
| b3     | 0.030             | 0.039 | 0.045 | 6    |
| С      | 0.008             | 0.010 | 0.014 |      |
| D      | 0.355             | 0.365 | 0.400 | 3    |
| D1     | 0.005             |       |       | 3    |
| Е      | 0.300             | 0.310 | 0.325 | 4    |
| E1     | 0.240             | 0.250 | 0.280 | 3    |
| е      | (                 |       |       |      |
| eA     | 0.300 BSC         |       |       | 4    |
| L      | 0.115 0.130 0.150 |       |       | 2    |

- 1. This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA for additional information.
- Dimensions A and L are measured with the package seated in JEDEC seating plane Gauge GS-3.
   D, D1 and E1 dimensions do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.010 inch.
- 4. E and eA measured with the leads constrained to be perpendicular to datum.
- 5. Pointed or rounded lead tips are preferred to ease insertion.
- 6. b2 and b3 maximum dimensions do not include Dambar protrusions. Dambar protrusions shall not exceed 0.010 (0.25 mm).

|                                            | TITLE                                                                      | DRAWING NO. | REV. |
|--------------------------------------------|----------------------------------------------------------------------------|-------------|------|
| 2325 Orchard Parkway<br>San Jose, CA 95131 | <b>8P3</b> , 8-lead, 0.300" Wide Body, Plastic Dual In-line Package (PDIP) | 8P3         | В    |

