











bq501210 SLUSCF5C - APRIL 2016-REVISED JULY 2016

# bq501210 WPC v1.2 Wireless Power Transmitter Manager with 15-W Power Delivery

#### **Features**

- Qi-Certified Wireless Power Consortium (WPC) v1.2 Solution for 15-W Operation
  - Faster Charging Time
  - Backward Compatible With Existing 5-W WPC
- 12-V to 19-V Input, Fixed Frequency, Rail Voltage Control Architecture
  - 15 V to 19 V can achieve 15 W
  - 9 V and 12 V capable for HVDCP
  - Dynamic Power Limiting (DPL) Allows Operation From Weak Supplies
- Conforms to WPC MP-A5 Transmitter Type Specification
- Enhanced Foreign Objection Detection (FOD) Implementation With FOD Ping that Detects Metal Objects Prior to Power Transfer
- Low Standby Power During Idle and 'Charge Complete'
- **Bi-directional Communication**
- Digital Demodulation Reduces Components and Simplifies Circuitry
- Support Fast Charge Operation with Compatible Receivers
- 10 Configurable LED Modes Indicate Charging State and Fault Status

## 2 Applications

- WPC v1.2 Wireless Chargers:
  - Smart Phones, Tablets, and Other Handhelds
  - Point-of-Sale Devices
  - **Custom Wireless Power Applications**

### 3 Description

The bq501210 is a Wireless Power Consortium (WPC) v1.2 compliant wireless power digital controller that integrates the logic functions required to wirelessly transfer power to a WPC-compliant receiver with the capability of delivering up to 15 W. The bq501210 is an intelligent device that periodically pings the surrounding environment for available devices to be powered, detects if a foreign metal object is present on the charging pad, monitors all communication from the device being wirelessly powered, and adjusts power applied to the transmitter coil per feedback received from the powered device. The bq501210 also manages the fault conditions associated with the power transfer and controls the operating mode status indicator. The bq501210 uses a rail voltage control scheme instead of the traditional frequency control to adjust the amount of power delivered to the receiver.

Through negotiation with a High Voltage Dedicated Charging Port (HVDCP) adapter, the bq501210 provides power between the WPC low power capability of 5 W, and the medium specifications of 15 W.

Fast Charge support provides more power for compatible receiver devices.

See www.ti.com/wirelesspower for more information on TI's Wireless Charging Solutions

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| bq501210    | VQFN (64) | 9.00 mm × 9.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Transmitter Solution Simplified Diagram**



### System Efficiency With Typical WPC 15-W Receiver





# **Table of Contents**

| 1 | Features 1                           |    | 8.4 Device Functional Modes                          | . 16              |
|---|--------------------------------------|----|------------------------------------------------------|-------------------|
| 2 | Applications 1                       | 9  | Application and Implementation                       | 19                |
| 3 | Description 1                        |    | 9.1 Application Information                          | . 19              |
| 4 | Revision History2                    |    | 9.2 Typical Application                              | . 19              |
| 5 | Device Comparison3                   | 10 | Power Supply Recommendations                         | 22                |
| 6 | Pin Configuration and Functions 4    | 11 | Layout                                               | 22                |
| 7 | Specifications7                      |    | 11.1 Layout Guidelines                               | . 22              |
| • | 7.1 Absolute Maximum Ratings         |    | 11.2 Layout Example                                  | . 22              |
|   | 7.2 ESD Ratings                      | 12 | Device and Documentation Support                     | 28                |
|   | 7.3 Recommended Operating Conditions |    | 12.1 Device Support                                  | . 28              |
|   | 7.4 Thermal Information              |    | 12.2 Receiving Notification of Documentation Updates | s <mark>28</mark> |
|   | 7.5 Electrical Characteristics 8     |    | 12.3 Community Resources                             | . 28              |
|   | 7.6 Typical Characteristics9         |    | 12.4 Trademarks                                      | . 28              |
| 8 | Detailed Description 10              |    | 12.5 Electrostatic Discharge Caution                 | . 28              |
| • | 8.1 Overview                         |    | 12.6 Glossary                                        | . 28              |
|   | 8.2 Functional Block Diagram         | 13 | Mechanical, Packaging, and Orderable                 |                   |
|   | 8.3 Feature Description11            |    | Information                                          | 28                |
|   | ·                                    |    |                                                      |                   |

# 4 Revision History

| Changes from Revision B (July 2016) to Revision C                                                        | Page                     |
|----------------------------------------------------------------------------------------------------------|--------------------------|
| <ul> <li>Changed Features From: Qi-Compatible Wireless Power Consortium To: Qi-Certified Wire</li> </ul> | eless Power Consortium 1 |
| Changed "WPC-compatible" To: "WPC-compliant" in the Description                                          | 1                        |
| Changed "WPC compatible" To: "WPC compliant" in the Overview                                             | 10                       |
| Changed "WPC compatible" To: "WPC compliant" in the Application Information                              | 19                       |
| Changes from Revision A (June 2016) to Revision B                                                        | Page                     |
| Changed Features From: Qi-Certified Wireless Power Consortium To: Qi-Compatible Wireless                 | eless Power Consortium 1 |
| Deleted "Qi-Certified" in the Applications list                                                          | 1                        |
| Changed "WPC-compliant" To: "WPC-compatible" in the Description                                          | 1                        |
| Changed "WPC compliant" To: "WPC compatible" in the Overview                                             | 10                       |
| Changed "WPC compliant" To: "WPC compatible" in the Application Information                              | 19                       |
| Changes from Original (April 2016) to Revision A                                                         | Page                     |
| Changed from Product Preview To Production                                                               | 1                        |



# 5 Device Comparison

| DEVICE              | FUNCTION                                                                                | SYSTEM VIN  | PROTOCOL | MAXIMUM<br>DELIVERED POWER | NOTE                           |
|---------------------|-----------------------------------------------------------------------------------------|-------------|----------|----------------------------|--------------------------------|
| bq500212A           | Wireless Power Transmitter Manager                                                      | 5 V         | WPC v1.1 | 5 W                        | 1 Coil                         |
| bq500215            | Wireless Power Transmitter Manager                                                      | 12 V        | WPC v1.1 | 10 W                       | 1 Coil, 5 W or 10 W operation  |
| bq500412            | Wireless Power Transmitter Manager                                                      | 5 V, 12 V   | WPC v1.1 | 5 W                        | 1, 2 or 3 Coils                |
| bq500414Q           | Wireless Power Transmitter Manager                                                      | 12 V        | WPC v1.1 | 5 W                        | 1, 2 or 3 Coils,<br>Automotive |
| bq500511<br>bq50002 | Wireless Power Transmitter Controller<br>Wireless Power Transmitter Analog<br>Front End | 5 V         | WPC v1.1 | 5 W                        | 1 Coil                         |
| bq501210            | Wireless Power Transmitter Manager                                                      | 12 V – 19 V | WPC v1.2 | 15 W                       | 1 Coil                         |



# 6 Pin Configuration and Functions





### **Pin Functions**

| NAME   NO.   VI   DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PIN       |             |     | Pin Functions                                                                                 |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------|-----|-----------------------------------------------------------------------------------------------|--|
| PEAK_DET 1 Input from peak detect circuit Reserved 2 — This pin must be connected to GND.  V_IN 3 I Transmitter input Votage Sense T_SENSE 4 I Sensor input. Device shuts down when below 1 V. If not used, keep above 1 V by simply connecting to 3.3-V supply LSENSE 5 I Full bridge input current sense Unused 6, 29, 30 — This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.  V33DIO 7, 44 — 3,3-V IO power supply DGND 8, 26, 43 — GND RESET 9 I Device reset. Use 10- to 100-KΩ pullup resistor to 3,3-V supply Reserved 10 — This pin must be left open.  DLO 111 O HMDCP Interface LED-A 12 O Connect to an LED with a 470-Ω resistor for status indication.  SNOOZE 14 O Force SNOOZE (600 ms low power)  CLK 15 I PC interface. Clock DATA 16 IV PC interface.  DATA 17 O PWM output A, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PWM-B 18 O PWM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  FP_GAIN 19 O Output B controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  FP_GAIN 19 O Output to select the FOD ping calibration offset  PWM, RAIL 21 O PWM control signal for full bridge rail voltage  FP_OFFSET 20 O Output to select the FOD ping calibration offset  PMDD 24 O Output to select the FOD ping calibration offset  FP_OFFSET 30 O Output to select the FOD ping calibration offset  FP_OFFSET 30 O Output to select the FOD ping calibration offset  FP_OFFSET 30 O Output to select the FOD ping calibration offset  FP_OFFSET 30 O Output to select the FOD ping calibration offset  FP_OFFSET 30 O Output to select the FOD ping calibration offset  FP_OFFSET 30 O Output to select the FOD ping calibration offset  FP_OFFSET 30 O Output to select the FOD ping calibration offset  FP_OFFSET 30 O Output to select the FOD ping calibration offset  FP_OFFSET 30 O Output to select the FO |           | NO          | I/O | DESCRIPTION                                                                                   |  |
| Reserved 2 — This pin must be connected to GND.  V_IN 3 1 I Transmitter Input Voltage Sense 4 1 Sensor Input. Device shutts down when below 1 V. If not used, keep above 1 V by simply connecting to 3.3 - V supply  LSENSE 5 I Full bridge input current sense  Unused 6, 29, 30 — This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.  V33DIO 7, 44 — 3,3-V IO power supply  DGND 8, 26, 43 — GND  RESET 9 I Device reset. Use 10- to 100-kΩ pullup resistor to 3.3-V supply  Reserved 10 — This pin must be left open.  D-LO 111 O HVDCP interface  LED-A 12 O Connect to an LED with a 470-Ω resistor for status indication.  LED-B 13 O Connect to an LED with a 470-Ω resistor for status indication.  LED-B 13 O Connect to an LED with a 470-Ω resistor for status indication.  CLK 15 I IPC interface. Clock  DATA 16 IO PC interface. Clock  PWM. A 17 O PWM output A, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PWM-B 18 O PWM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PPM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PPM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PPM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PPM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PPM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PPM output B, control solent half of the full bridge in a phase-shifted full bridge. Switching dead times must be eathernally generated.  PPM output B, control solent half of the full bridge i |           |             |     | Input from pook detect circuit                                                                |  |
| V_IN         3         I         Transmitter Input Voltage Sense           T_SENSE         4         I         Sensor input. Device shuts down when below 1 V. If not used, keep above 1 V by simply connecting to 3.3-V supply           L_SENSE         5         I         Full bridge input current sense           Unused         6, 29, 30         — This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.           V33DIO         7, 44         — 3.3-V IO power supply           DGND         8, 26, 43         — GND           RESET         9         I         Device reset Use 10- to 100-M2 pullup resistor to 3.3-V supply           RESET         9         I         Device reset. Use 10- to 100-M2 pullup resistor to 3.3-V supply           RESET         9         I         Device reset. Use 10- to 100-M2 pullup resistor for status indication.           LED-A         12         O         Connect to an LED with a 470-0 resistor for status indication.           LED-B         13         O         Connect to an LED with a 470-0 resistor for status indication.           SNOOZE         14         O         Force SNOOZE (500 ms low power)           CLED-A         17         PWM retrievable of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.           LED-A <th< td=""><td></td><td>*</td><td></td><td></td></th<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |           | *           |     |                                                                                               |  |
| T_SENSE 4   John Sensor input. Device shuts down when below 1 V. If not used, keep above 1 V by simply connecting to 3.3-V supply.  Unused 6, 29, 30   Full bridge input current sense   This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.  V33DIO 7, 44   3.3-V IO power supply   DGND 8, 26, 43   GND   RESET 9   Device reset. Use 10- to 100-kΩ pullup resistor to 3.3-V supply   Reserved 10   This pin must be left open.  PLO 111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |           |             |     |                                                                                               |  |
| LSENSE 5 1 Full highe input current sense  Unused 6, 29, 30 — This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.  V33DIO 7, 44 — 3,3-V (D power supply)  DGND 8, 26, 43 — GND  RESET 9 1 Device reset. Use 10- to 100-kΩ pullup resistor to 3,3-V supply)  Reserved 10 — This pin must be left open.  D-LO 111 O HVDCP interface  LED-A 12 O Connect to an LED with a 470-Ω resistor for status indication.  LED-B 13 O Connect to an LED with a 470-Ω resistor for status indication.  LED-B 13 O Connect to an LED with a 470-Ω resistor for status indication.  LED-B 13 O Connect to an LED with a 470-Ω resistor for status indication.  LED-B 13 O Connect to an LED with a 470-Ω resistor for status indication.  LED-B 13 O Connect to an LED with a 470-Ω resistor for status indication.  NOOZE 14 O Force SNOOZE (500 ms low power)  CLK 15 I PC interface, Clock  DATA 16 I/O PWM output A, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externably generated.  PWM-B 18 O PWM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externably generated.  PP-QFFSET 20 O Output to select the FOD ping calibration gain  FP_OFFSET 20 O Output to select the FOD ping calibration offset  PWM_RAIL 21 O PWM control signal for full bridge in a phase-shifted full bridge. Switching dead times must be externably generated.  PMOD 24 O Output to select the FOD ping calibration offset  PWM_RAIL 21 O PWM control signal for full bridge in a phase-shifted full bridge. Switching dead times must be externably generated.  PMOD 24 O Output to select the FOD ping calibration offset  PWM_RAIL 21 O PWM control signal for full bridge in a lottage  FOD_CAL 22 O Output to select the FOD calibration  O Connect to an LED with a 470-1 resistor for status indication.  The proof of the full bridge in a phase-shifted full bridge in a phase-shifted full bridge. Switching dead times must be externable proper full bridge in a pha | V_IIN     | 3           | ı   |                                                                                               |  |
| Unused 6, 29, 30 — This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.  7, 44 — 3,3 V I O power supply  BORND 8, 26, 43 — GND  RESET 9 I Device reset. Use 10- to 100-kΩ pullup resistor to 3.3-V supply  Reserved 10 — This pin must be left open.  DLO 111 O HVDCP interface  LED-A 12 O Connect to an LED with a 470-Ω resistor for status indication.  LED-B 13 O Connect to an LED with a 470-Ω resistor for status indication.  RESET 1 I PC Interface, Clock  15 I PC Interface, Clock  DATA 16 ID PWM output A, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PWM-B 18 O PWM output A, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PWM-RAIL 17 O Uput to select the FOD ping calibration gain  FP_OFISET 20 O Output to select the FOD ping calibration offset  PWM_RAIL 21 O PWM control signal for full bridge rail voltage  FP_OD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O Output to select the FOD calibration  FOD_CAL 22 O O | _         |             | -   | connecting to 3.3-V supply                                                                    |  |
| Variable   | I_SENSE   | 5           | ı   |                                                                                               |  |
| DRND   8, 26, 43   — GND   RESET   9   1   Device reset. Use 10- to 100-kΩ pullup resistor to 3.3-V supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Unused    | 6, 29, 30   | _   | , ,                                                                                           |  |
| RESET   9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V33DIO    | 7, 44       | -   | 3.3-V IO power supply                                                                         |  |
| Reserved 10 — This pin must be left open.  D-LO 11 O HVDCP interface LED-A 12 O Connect to an LED with a 470-Ω resistor for status indication.  LED-B 13 O Connect to an LED with a 470-Ω resistor for status indication.  SNOOZE 14 O Force SNOOZE (500 ms low power)  CLK 15 I PC interface, Clook DATA 16 IO PC interface, Data  PWM-A 17 O PWM output 8, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PWM-B 18 O PWM output 8, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PWM-B 19 O Quiput to select the FOD ping calibration gain  FP_GAIN 19 O Quiput to select the FOD ping calibration offset  PWM_RAIL 21 O PWM control signal for full bridge rail voltage  FOD_CAL 22 O Quiput to select the FOD ping calibration offset  PWM_RAIL 21 O PWM control signal for full bridge rail voltage  FOD_CAL 22 O Quiput to select the FOD calibration  FOD 23 O Quiput to select the FOD ping calibration offset  PWM_CAL 22 O Quiput to select the FOD ping calibration offset  PWM_CAL 22 O Quiput to select the FOD calibration  FOD 23 O Quiput to select the FOD calibration  FOD 24 O Quiput to select the FOD calibration  FOD 25 O Connect to an LED with a 470-Ω resistor for status indication.  Reserved 27, 28 — This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.  BUZZ_DC 32 O Connect to an LED with a 470-Ω resistor for status indication.  TX_COMM 33 O Debug only. This pin echoes all TX_COMM  DPING_DISABLE 34 I Disable periodic ping backup  D+LO 35 O HVDCP interface  Reserved 36, 37, 38, 38, 37, 38, 38, 39, 38, 39, 39, 38, 39, 39, 39, 39, 39, 39, 39, 39, 39, 39                                                                                                                                                                                                                                                                                                               | DGND      | 8, 26, 43   | _   | GND                                                                                           |  |
| D-LO         111         O         HVDCP interface           LED-A         12         O         Connect to an LED with a 470-Ω resistor for status indication.           LED-B         13         O         Connect to an LED with a 470-Ω resistor for status indication.           SNOOZE         14         O         Force SNOOZE (500 ms low power)           CLK         15         I         P <sup>2</sup> C interface, Clock           DATA         16         I/O         P <sup>2</sup> C interface, Data           PWM-A         17         O         PWM output A, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.           PWM-B         18         O         PWM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.           FP_GAIN         19         O         Output to select the FOD ping calibration gain           FP_OFFSET         20         O utput to select the FOD ping calibration offset           FPWM_RAIL         21         O         PWM control signal for full bridge rail voltage           FOD_CAL         22         O         Output to select the FOD calibration           FOD_CAL         23         O         Output to select the foreign object detection (FOD) threshold           LED-C         <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RESET     | 9           | - 1 | Device reset. Use 10- to 100-k $\Omega$ pullup resistor to 3.3-V supply                       |  |
| LED-A         12         O Connect to an LED with a 470-Ω resistor for status indication.           LED-B         13         O Connect to an LED with a 470-Ω resistor for status indication.           SNOOZE         14         O Force SNOOZE (500 ms low power)           CLK         15         I PC interface, Clock           DATA         16         I/O PC interface, Data           PWM-A         17         O PWM output A, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.           PWM-B         18         O PWM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.           FP_GAIN         19         O Output to select the FOD ping calibration gain           FP_GFSET         20         O Output to select the FOD ping calibration gain           FP_OFFSET         20         O Output to select the FOD ping calibration offset           PWM_RAIL         21         O PWM control signal for full bridge rall voltage           FOD_CAL         22         O Output to select the FOD ping calibration offset           PMOD         24         O Output to select the FOD ping calibration offset           LED-C         25         O Connect to an LED with a 470-Ω resistor for status indication.           Reserved         27, 28         This p                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Reserved  | 10          |     | This pin must be left open.                                                                   |  |
| LED-B         13         O         Connect to an LED with a 470-Ω resistor for status indication.           SNOOZE         14         O         Force SNOOZE (500 ms low power)           CLK         15         I         I²C interface, Clock           DATA         16         I/O         I²C interface, Data           PWM-A         17         O         PWM output A, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.           PWM-B         18         O         PVM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.           FP_GAIN         19         O         Output to select the FOD ping calibration gain           FP_OFFSET         20         O         Output to select the FOD ping calibration offset           PVM_RAIL         21         O         PVM control signal for full bridge rail voltage           FOD_CAL         22         O         Output to select the FOD calibration           FOD         23         O         Output to select the FOD calibration           FOD         23         O         Output to select the FOD ping calibration offset           FWM_RAIL         21         O         Output to select the FOD ping calibration           FOD         23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D-LO      | 11          | 0   | HVDCP interface                                                                               |  |
| SNOOZE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | LED-A     | 12          | 0   | Connect to an LED with a 470-Ω resistor for status indication.                                |  |
| CLK         15         I         I²C interface, Clock           DATA         16         I/O         I²C interface, Data           PWM-A         17         O         PWM output A, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.           PWM-B         18         O         PWM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.           FP_GAIN         19         O         Output to select the FOD ping calibration gain           FP_OFFSET         20         O         Output to select the FOD ping calibration offset           PWM RAIL         21         O         PWM control signal for full bridge rail voltage           FOD_CAL         22         O         Output to select the FOD calibration           FOD         23         O         Output to select the FOD calibration           PMOD         24         O         Output to select the FOD thinshold           LED-C         25         O         Connect to an LED with a 470-Ω resistor for status indication.           Reserved         27, 28         — This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.           BUZZ_AC         31         O         AC buzzer output. A 400-ms, 4-kHz AC pulse train when ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | LED-B     | 13          | 0   | Connect to an LED with a 470-Ω resistor for status indication.                                |  |
| CLK         15         I         I²C interface, Clock           DATA         16         I/O         I²C interface, Data           PWM-A         17         O         PWM output A, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.           PWM-B         18         O         PWM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.           FP_GAIN         19         O         Output to select the FOD ping calibration gain           FP_OFFSET         20         O         Output to select the FOD ping calibration offset           PWM RAIL         21         O         PWM control signal for full bridge rail voltage           FOD_CAL         22         O         Output to select the FOD calibration           FOD         23         O         Output to select the FOD calibration           PMOD         24         O         Output to select the FOD thinshold           LED-C         25         O         Connect to an LED with a 470-Ω resistor for status indication.           Reserved         27, 28         — This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.           BUZZ_AC         31         O         AC buzzer output. A 400-ms, 4-kHz AC pulse train when ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SNOOZE    | 14          | 0   | Force SNOOZE (500 ms low power)                                                               |  |
| DATA 16 I/O I <sup>2</sup> C interface, Data PWM-A 17 O the property of times must be externally generated.  PWM-B 18 O PWM output A, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PWM-B 18 O PWM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PPGAIN 19 O Output to select the FOD ping calibration gain PP_OFFSET 20 O Output to select the FOD ping calibration offset  PWM_RAIL 21 O PWM control signal for full bridge rail voltage  FOD_CAL 22 O Output to select the FOD calibration  FOD 23 O Output to select the FOD calibration  PMOD 24 O Output to select the FOD bridge rail voltage  FOD 23 O Output to select the PMOD threshold  LED-C 25 O Connect to an LED with a 470-Ω resistor for status indication.  Reserved 27, 28 — This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.  BUZZ_DC 31 O AC buzzer output. A 400-ms, 4-kHz AC pulse train when charging begins  BUZZ_DC 32 O Debug only. This pin can be Drulse when charging begins. This could also be connected to an LED with a 470-Ω resistor.  TX_COMM 33 O Debug only. This pin echoes all TX_COMM  DPING_DISABLE 34 I Disable periodic ping backup  D+LO 35 O HVDCP interface  Reserved 40 — Reserved, connect to 10-kΩ resistor to GND  RX_PROP 41 O Indicates RX proprietary packet received  D+HI 42 O HVDCP interface  V33D 45 — Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.  BPCAP 47 — Connect to 10-F bypass capacitors to 3.3-V supply and GND  AGND2 48 — GND                                                                                                                                                                                                                                                                                                                                                                                      |           |             |     | , ,                                                                                           |  |
| PWM-B  18  0  PWM output B, controls one half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PWM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PWM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PPM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.  PPM output by select the FOD ping calibration offset  PPM output by select the FOD ping calibration offset  PPM output by select the FOD ping calibration offset  PPM output by select the FOD ping calibration offset  PPM output outpu |           |             |     |                                                                                               |  |
| PWM-B         18         O         times must be externally generated.           PWM-B         18         O         PWM output B, controls other half of the full bridge in a phase-shifted full bridge. Switching dead times must be externally generated.           FP_GAIN         19         O         Output to select the FOD ping calibration gain           FP_OFFSET         20         O         Output to select the FOD ping calibration offset           PWM_RAIL         21         O         PWM control signal for full bridge rail voltage           FOD_CAL         22         O         Output to select the FOD calibration           FOD         23         O         Output to select the FOD calibration           PMOD         24         O         Output to select the FOD calibration           PMOD         24         O         Output to select the PMOD threshold           LED-C         25         O         Connect to an LED with a 470-Ω resistor for status indication.           Reserved         27, 28         —         This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.           BUZZ_AC         31         O         AC buzzer output. A 400-ms A-kHz AC pulse train when charging begins.           BUZZ_DC         32         O         De buzzer output. A 400-ms DC pulse when charging begins. This could                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |           |             |     |                                                                                               |  |
| FP_GAIN 19 O Output to select the FOD ping calibration gain FP_OFFSET 20 O Output to select the FOD ping calibration offset  FPM_RAIL 21 O PWM control signal for full bridge rail voltage FOD_CAL 22 O Output to select the FOD ping calibration FOD 23 O Output to select the FOD ping calibration FOD 23 O Output to select the FOD calibration FOD 24 O Output to select the FOD calibration FOD 25 O Connect to an LED with a 470-Ω resistor for status indication.  Reserved 27, 28 — This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.  BUZZ_AC 31 O AC buzzer output. A 400-ms, 4-kHz AC pulse train when charging begins  BUZZ_DC 32 O DC buzzer output. A 400-ms DC pulse when charging begins. This could also be connected to an LED with a 470-Ω resistor.  TX_COMM 33 O Debug only. This pin echoes all TX_COMM  DPING_DISABLE 34 I Disable periodic ping backup  D+LO 35 O HYDCP interface  Reserved 40 — Reserved, connect to 10-kΩ resistor to GND  REServed 40 — Reserved, connect to 10-kΩ resistor to GND  TX_PROP 41 O Indicates RX proprietary packet received  D+HI 42 O HYDCP interface  V33D 45 — Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.  Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors to 3.3-V supply and GND  AGND2 48 — GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PWM-A     | 17          | 0   |                                                                                               |  |
| FP_OFFSET       20       O Output to select the FOD ping calibration offset         PWM_RAIL       21       O PWM control signal for full bridge rail voltage         FOD_CAL       22       O Output to select the FOD calibration         FOD       23       O Output to select the foreign object detection (FOD) threshold         PMOD       24       O Output to select the PMOD threshold         LED-C       25       O Connect to an LED with a 470-Ω resistor for status indication.         Reserved       27, 28       — This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.         BUZZ_AC       31       O AC buzzer output. A 400-ms, 4-kHz AC pulse train when charging begins         BUZZ_DC       32       O DC buzzer output. A 400-ms DC pulse when charging begins. This could also be connected to an LED with a 470-Ω resistor.         TX_COMM       33       O Debug only. This pin echoes all TX_COMM         DPING_DISABLE       34       I Disable periodic ping backup         D+LO       35       O HVDCP interface         Reserved       36, 37, 38, 39       — These pins must be left open.         Reserved       40       — Reserved, connect to 10-kΩ resistor to GND         RX_PROP       41       O Indicates RX proprietary packet received         V33D       45       — Digital core 3.3-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | PWM-B     | 18          | 0   |                                                                                               |  |
| PWM_RAIL       21       O       PWM control signal for full bridge rail voltage         FOD_CAL       22       O       Output to select the FOD calibration         FOD       23       O       Output to select the FOD calibration         PMOD       24       O       Output to select the PMOD threshold         LED-C       25       O       Connect to an LED with a 470-Ω resistor for status indication.         Reserved       27, 28       —       This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.         BUZZ_AC       31       O       AC buzzer output. A 400-ms, 4-kHz AC pulse train when charging begins         BUZZ_DC       32       O       DC buzzer output. A 400-ms DC pulse when charging begins. This could also be connected to an LED with a 470-Ω resistor.         TX_COMM       33       O       Debug only. This pin echoes all TX_COMM         DPING_DISABLE       34       I       Disable periodic ping backup         D+LO       35       O       HVDCP interface         Reserved       40       —       Reserved, connect to 10-kΩ resistor to GND         RX_PROP       41       O       Indicates RX proprietary packet received         V33D       45       —       Digital core 3.3-V supply. This pin can be derived from V33D supply, decouple wi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | FP_GAIN   | 19          | 0   | Output to select the FOD ping calibration gain                                                |  |
| FOD_CAL       22       O Output to select the FOD calibration         FOD       23       O Output to select the foreign object detection (FOD) threshold         PMOD       24       O Output to select the PMOD threshold         LED-C       25       O Connect to an LED with a 470-Ω resistor for status indication.         Reserved       27, 28       — This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.         BUZZ_AC       31       O AC buzzer output. A 400-ms, 4-kHz AC pulse train when charging begins         BUZZ_DC       32       O Dc buzzer output. A 400-ms DC pulse when charging begins. This could also be connected to an LED with a 470-Ω resistor.         TX_COMM       33       O Debug only. This pin echoes all TX_COMM         DPING_DISABLE       34       I Disable periodic ping backup         D+LO       35       O HVDCP interface         Reserved       36, 37, 38, 39       — These pins must be left open.         Reserved       40       — Reserved, connect to 10-kΩ resistor to GND         RX_PROP       41       O Indicates RX proprietary packet received         D+HI       42       O HVDCP interface         V33D       45       — Digital core 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors.         BPCAP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | FP_OFFSET | 20          | 0   | Output to select the FOD ping calibration offset                                              |  |
| FOD       23       O       Output to select the foreign object detection (FOD) threshold         PMOD       24       O       Output to select the PMOD threshold         LED-C       25       O       Connect to an LED with a 470-Ω resistor for status indication.         Reserved       27, 28       —       This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.         BUZZ_AC       31       O       AC buzzer output. A 400-ms, 4-kHz AC pulse train when charging begins         BUZZ_DC       32       O       DC buzzer output. A 400-ms DC pulse when charging begins. This could also be connected to an LED with a 470-Ω resistor.         TX_COMM       33       O       Debug only. This pin echoes all TX_COMM         DPING_DISABLE       34       I       Disable periodic ping backup         D+LO       35       O       HVDCP interface         Reserved       36, 37, 38, 38, 39, 39, 39, 39, 39, 39, 39, 39, 39, 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PWM_RAIL  | 21          | 0   | PWM control signal for full bridge rail voltage                                               |  |
| PMOD       24       O       Output to select the PMOD threshold         LED-C       25       O       Connect to an LED with a 470-Ω resistor for status indication.         Reserved       27, 28       —       This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.         BUZZ_AC       31       O       AC buzzer output. A 400-ms, 4-kHz AC pulse train when charging begins         BUZZ_DC       32       O       DC buzzer output. A 400-ms DC pulse when charging begins. This could also be connected to an LED with a 470-Ω resistor.         TX_COMM       33       O       Debug only. This pin echoes all TX_COMM         DPING_DISABLE       34       I       Disable periodic ping backup         D+LO       35       O       HVDCP interface         Reserved       36, 37, 38, 39, 39, 39, 39, 39, 39, 39, 39, 39, 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | FOD_CAL   | 22          | 0   | Output to select the FOD calibration                                                          |  |
| LED-C25OConnect to an LED with a 470-Ω resistor for status indication.Reserved27, 28—This pin can be either connected to GND or left open. Connecting to GND can improve layout grounding.BUZZ_AC31OAC buzzer output. A 400-ms, 4-kHz AC pulse train when charging beginsBUZZ_DC32ODC buzzer output. A 400-ms DC pulse when charging begins. This could also be connected to an LED with a 470-Ω resistor.TX_COMM33ODebug only. This pin echoes all TX_COMMDPING_DISABLE34IDisable periodic ping backupD+LO35OHVDCP interfaceReserved36, 37, 38, 39—These pins must be left open.Reserved40—Reserved, connect to 10-kΩ resistor to GNDRX_PROP41OIndicates RX proprietary packet receivedD+HI42OHVDCP interfaceV33D45—Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.V33A46—Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors.BPCAP47—Connect to 1uF bypass capacitors to 3.3-V supply and GNDAGND248—GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | FOD       | 23          | 0   | Output to select the foreign object detection (FOD) threshold                                 |  |
| Reserved   27, 28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PMOD      | 24          | 0   | Output to select the PMOD threshold                                                           |  |
| BUZZ_AC   31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | LED-C     | 25          | 0   | ·                                                                                             |  |
| BUZZ_DC  31 O AC buzzer output. A 400-ms, 4-kHz AC pulse train when charging begins  BUZZ_DC  32 O DC buzzer output. A 400-ms DC pulse when charging begins. This could also be connected to an LED with a 470-Ω resistor.  TX_COMM  33 O Debug only. This pin echoes all TX_COMM  DPING_DISABLE  34 I Disable periodic ping backup  D+LO  35 O HVDCP interface  Reserved  36, 37, 38, 39 — These pins must be left open.  Reserved  40 — Reserved, connect to 10-kΩ resistor to GND  RX_PROP  41 O Indicates RX proprietary packet received  D+HI  42 O HVDCP interface  V33D  45 — Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.  V33A  46 — Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors.  BPCAP  47 — Connect to 1uF bypass capacitors to 3.3-V supply and GND  AGND2  48 — GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Reserved  | 27, 28      | _   | This pin can be either connected to GND or left open. Connecting to GND can improve layout    |  |
| BUZZ_DC  32 O DC buzzer output. A 400-ms DC pulse when charging begins. This could also be connected to an LED with a 470-Ω resistor.  TX_COMM 33 O Debug only. This pin echoes all TX_COMM  DPING_DISABLE 34 I Disable periodic ping backup  D+LO 35 O HVDCP interface  Reserved 36, 37, 38, 39 Reserved 40 Reserved, connect to 10-kΩ resistor to GND  RX_PROP 41 O Indicates RX proprietary packet received  D+HI 42 O HVDCP interface  V33D 45 Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.  V33A 46 Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors to 3.3-V supply and GND  AGND2 48 GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | BUZZ AC   | 31          | 0   |                                                                                               |  |
| TX_COMM       33       O       Debug only. This pin echoes all TX_COMM         DPING_DISABLE       34       I       Disable periodic ping backup         D+LO       35       O       HVDCP interface         Reserved       36, 37, 38, 39       —       These pins must be left open.         Reserved       40       —       Reserved, connect to 10-kΩ resistor to GND         RX_PROP       41       O       Indicates RX proprietary packet received         D+HI       42       O       HVDCP interface         V33D       45       —       Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.         V33A       46       —       Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors.         BPCAP       47       —       Connect to 1uF bypass capacitors to 3.3-V supply and GND         AGND2       48       —       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |             |     | DC buzzer output. A 400-ms DC pulse when charging begins. This could also be connected to     |  |
| DPING_DISABLE 34 I Disable periodic ping backup D+LO 35 O HVDCP interface  Reserved 36, 37, 38, 39 — These pins must be left open.  Reserved 40 — Reserved, connect to 10-kΩ resistor to GND  RX_PROP 41 O Indicates RX proprietary packet received D+HI 42 O HVDCP interface  V33D 45 — Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.  V33A 46 — Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors.  BPCAP 47 — Connect to 1uF bypass capacitors to 3.3-V supply and GND  AGND2 48 — GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TX COMM   | 33          | 0   |                                                                                               |  |
| D+LO       35       O       HVDCP interface         Reserved       36, 37, 38, 39       —       These pins must be left open.         Reserved       40       —       Reserved, connect to 10-kΩ resistor to GND         RX_PROP       41       O       Indicates RX proprietary packet received         D+HI       42       O       HVDCP interface         V33D       45       —       Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.         V33A       46       —       Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors.         BPCAP       47       —       Connect to 1uF bypass capacitors to 3.3-V supply and GND         AGND2       48       —       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |             |     |                                                                                               |  |
| Reserved       36, 37, 38, 39       — Reserved, connect to 10-kΩ resistor to GND         Reserved       40       — Reserved, connect to 10-kΩ resistor to GND         RX_PROP       41       O Indicates RX proprietary packet received         D+HI       42       O HVDCP interface         V33D       45       — Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.         V33A       46       — Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors.         BPCAP       47       — Connect to 1uF bypass capacitors to 3.3-V supply and GND         AGND2       48       — GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |             |     |                                                                                               |  |
| Reserved       40       — Reserved, connect to 10-kΩ resistor to GND         RX_PROP       41       O Indicates RX proprietary packet received         D+HI       42       O HVDCP interface         V33D       45       — Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.         V33A       46       — Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors.         BPCAP       47       — Connect to 1uF bypass capacitors to 3.3-V supply and GND         AGND2       48       — GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           | 36, 37, 38, | _   |                                                                                               |  |
| D+HI       42       O       HVDCP interface         V33D       45       —       Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.         V33A       46       —       Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors.         BPCAP       47       —       Connect to 1uF bypass capacitors to 3.3-V supply and GND         AGND2       48       —       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved  |             |     | Reserved, connect to 10-kΩ resistor to GND                                                    |  |
| D+HI       42       O       HVDCP interface         V33D       45       —       Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.         V33A       46       —       Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors.         BPCAP       47       —       Connect to 1uF bypass capacitors to 3.3-V supply and GND         AGND2       48       —       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RX PROP   | 41          | 0   |                                                                                               |  |
| V33D       45       —       Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as possible.         V33A       46       —       Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors.         BPCAP       47       —       Connect to 1uF bypass capacitors to 3.3-V supply and GND         AGND2       48       —       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |             |     |                                                                                               |  |
| V33A 46 — Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor and additional bypass capacitors.  BPCAP 47 — Connect to 1uF bypass capacitors to 3.3-V supply and GND  AGND2 48 — GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           | 45          |     | Digital core 3.3-V supply. Be sure to decouple with bypass capacitors as close to the part as |  |
| BPCAP 47 — Connect to 1uF bypass capacitors to 3.3-V supply and GND  AGND2 48 — GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V33A      | 46          | _   | Analog 3.3-V supply. This pin can be derived from V33D supply, decouple with 22-Ω resistor    |  |
| AGND2 48 — GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | BPCAP     | 47          | _   | 71 1                                                                                          |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |           |             |     |                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | AGND      |             |     | GND                                                                                           |  |

Copyright © 2016, Texas Instruments Incorporated

Submit Documentation Feedback



# Pin Functions (continued)

| PIN       |     | 1/0 | DECODINE                                                                 |  |
|-----------|-----|-----|--------------------------------------------------------------------------|--|
| NAME      | NO. | 1/0 | DESCRIPTION                                                              |  |
| COMM_A+   | 50  | I   | Digital demodulation non-inverting input A. Connect parallel to input B+ |  |
| COMM_A-   | 51  | I   | Digital demodulation inverting input A. Connect parallel to input B-     |  |
| COMM_B+   | 52  | I   | Digital demodulation non-inverting input B. Connect parallel to input A+ |  |
| COMM_B-   | 53  | I   | Digital demodulation inverting input B. Connect parallel to input A-     |  |
| V_RAIL+   | 54  | I   | Feedback for full bridge rail voltage control +                          |  |
| V_RAIL-   | 55  | I   | Feedback for full bridge rail voltage control –                          |  |
| COMM_C+   | 56  | I   | Digital demodulation non-inverting input C. Connect parallel to input A+ |  |
| COMM_C-   | 57  | I   | Digital demodulation inverting input C. Connect parallel to input A-     |  |
| V33FB     | 58  | I   | Reserved, leave this pin open                                            |  |
| Reserved  | 59  | _   | This pin must be connected to GND.                                       |  |
| CAL_INPUT | 60  | I   | Input for FOD configuration                                              |  |
| LED_MODE  | 61  | I   | LED mode select                                                          |  |
| PWR_UP    | 62  | I   | First power-up indicator (pull high if unused)                           |  |
| V_SENSE   | 63  | I   | Transmitter rail voltage sense                                           |  |
| AGND3     | 64  | _   | GND                                                                      |  |
| PAD       |     | _   | Flood with copper GND plane and stitch vias to PCB internal GND plane    |  |

Product Folder Links: bq501210

Submit Documentation Feedback



### 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature (unless otherwise noted)

|                                           | MIN  | MAX | UNIT |
|-------------------------------------------|------|-----|------|
| Voltage applied at V33D to DGND           | -0.3 | 3.8 |      |
| Voltage applied at V33A to AGND           | -0.3 | 3.8 | V    |
| Voltage applied to any pin <sup>(2)</sup> | -0.3 | 3.8 |      |
| Storage temperature, T <sub>stg</sub>     | -40  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages referenced to GND.

### 7.2 ESD Ratings

|                    |               |                                                                                          | MAX   | UNIT |
|--------------------|---------------|------------------------------------------------------------------------------------------|-------|------|
| M                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±750  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                             | MIN | NOM | MAX | UNIT |
|----------------|---------------------------------------------|-----|-----|-----|------|
| V              | Supply voltage during operation, V33D, V33A | 3.0 | 3.3 | 3.6 | V    |
| T <sub>A</sub> | Operating free-air temperature range        | -40 |     | 85  | 3    |
| $T_{J}$        | Junction temperature                        |     |     | 125 |      |

### 7.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | bq501210   | LINIT |
|----------------------|----------------------------------------------|------------|-------|
|                      | THERMAL METRIC                               | RGC (VQFN) | UNIT  |
|                      |                                              | 64 Pins    |       |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 29.5       | °C/W  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 15.1       | °C/W  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 8.4        | °C/W  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.2        | °C/W  |
| ΨЈВ                  | Junction-to-board characterization parameter | 8.3        | °C/W  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 1.2        | °C/W  |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



### 7.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                          | TEST CONDIT                                 | IONS                      | MIN             | TYP                 | MAX             | UNIT             |
|-----------------------|----------------------------------------------------|---------------------------------------------|---------------------------|-----------------|---------------------|-----------------|------------------|
| SUPPLY C              | URRENT                                             |                                             |                           |                 |                     |                 |                  |
| I <sub>V33A</sub>     |                                                    | V33A = 3.3 V                                |                           |                 | 8                   | 15              |                  |
| I <sub>V33D</sub>     | Supply current                                     | V33D = 3.3 V                                |                           |                 | 44                  | 55              | mA               |
| I <sub>Total</sub>    | ,                                                  | V33D = V33A = 3.3 V                         |                           |                 | 52                  | 70              | :<br>            |
|                       | LY SUPPLIED 3.3 V POWER                            |                                             |                           |                 |                     |                 |                  |
| V33D                  | Digital 3.3-V power                                | T <sub>A</sub> = 25°C                       |                           | 3               |                     | 3.6             |                  |
| V33A                  | Analog 3.3-V power                                 | T <sub>A</sub> = 25°C                       |                           | 3               |                     | 3.6             | V                |
| V33Slew               | 3.3-V slew rate                                    | 3.3-V slew rate between 2.3 and V33A = V33D | 2.9 V,                    | 0.25            |                     | 0.0             | V/ms             |
| DIGITAL DI            | EMODULATION INPUTS: COMM_A+,                       | COMM A COMM B+. COMM                        | B COMM C+. COMM           | C-              |                     |                 |                  |
| V <sub>CM</sub>       | Common mode voltage each pin                       | _ , ,                                       | , ,                       | -0.15           |                     | 1.631           | V                |
| COMM+,<br>COMM-       | Modulation voltage digital resolution              |                                             |                           |                 | 1                   |                 | mV               |
| R <sub>EA</sub>       | Input Impedance                                    | Ground reference                            |                           | 0.5             | 1.5                 | 3               | MΩ               |
| I <sub>OFFSET</sub>   | Input offset current                               | 1-kΩ source impedance                       |                           | -5              |                     | 5               | μA               |
|                       | NPUTS: V_SENSE, I_SENSE, T_SENS                    |                                             | N                         | 1               |                     |                 |                  |
| V <sub>ADC OPEN</sub> | Voltage indicating open pin                        | LED MODE, CAL INPUT open                    |                           | 2.37            |                     |                 |                  |
| V <sub>ADC_SHOR</sub> | Voltage indicating pin shorted to GND              | LED_MODE, CAL_INPUT shorte                  | d to ground               |                 |                     | 0.36            | V                |
| V <sub>ADC_RANG</sub> | Measurement range for voltage monitoring           | All analog inputs                           |                           | 0               |                     | 2.5             | İ                |
| INL                   | ADC integral nonlinearity                          |                                             |                           | -2.5            |                     | 2.5             | mV               |
| I <sub>lkg</sub>      | Input leakage current                              | 3 V applied to pin                          |                           |                 |                     | 100             | nA               |
| R <sub>IN</sub>       | Input impedance                                    | Ground reference                            |                           | 8               |                     |                 | MΩ               |
| C <sub>IN</sub>       | Input capacitance                                  |                                             |                           |                 |                     | 10              | pF               |
| ***                   | PUTS/OUTPUTS                                       |                                             |                           |                 |                     |                 |                  |
| V <sub>OL</sub>       | Low-level output voltage                           | I <sub>OL</sub> = 6 mA , V33D = 3 V         |                           |                 |                     | DGND1 +<br>0.25 |                  |
| V <sub>OH</sub>       | High-level output voltage                          | I <sub>OH</sub> = -6 mA , V33D = 3 V        |                           | V33D – 0.6<br>V |                     |                 | V                |
| V <sub>IH</sub>       | High-level input voltage                           | V33D = 3 V                                  |                           | 2.1             |                     | 3.6             | Ī                |
| V <sub>IL</sub>       | Low-level input voltage                            | V33D = 3.5 V                                |                           |                 |                     | 1.4             | Ī                |
| I <sub>OH</sub> (MAX) | Output high-source current                         |                                             |                           |                 |                     | 4               |                  |
| I <sub>OL</sub> (MAX) | Output low-sink current                            |                                             |                           |                 |                     | 4               | mA               |
| SYSTEM PI             | ERFORMANCE                                         |                                             |                           |                 |                     |                 |                  |
| V <sub>RESET</sub>    | Voltage where device comes out of reset            | V33D pin                                    |                           |                 |                     | 2.4             | V                |
| t <sub>RESET</sub>    | Pulse duration needed for reset                    | RESET pin                                   |                           | 2               |                     |                 | μs               |
|                       |                                                    |                                             | > 6 V                     |                 | 130                 |                 |                  |
| f                     | Switching frequency (wireless power                | System input power at startup               | < 6 V                     |                 | 110                 |                 | <sub> </sub>   - |
| $f_{\sf SW}$          | transfer)                                          | System input power at startup               | < 6 V, HVDCP to 9 or 12 V |                 | 130                 |                 | kHz              |
| t <sub>detect</sub>   | Time to detect presence of device requesting power |                                             |                           |                 |                     | 0.5             | s                |
| Write_Cycl es         | Number of nonvolatile erase/write cycles           | T <sub>J</sub> = 25°C                       |                           | 20              |                     |                 | k<br>cycles      |
| PWM RAIL              |                                                    |                                             |                           |                 |                     |                 |                  |
| $f_{SW\_RAIL}$        | Switching frequency                                |                                             |                           |                 | 4 * f <sub>SW</sub> |                 | kHz              |



### 7.6 Typical Characteristics





### 8 Detailed Description

#### 8.1 Overview

The principle of wireless power transfer is simply an open-cored transformer consisting of transmitter and receiver coils. The transmitter coil and electronics are typically built into a charger pad and the receiver coil and electronics are typically built into a portable device, such as a cell phone. When the receiver coil is positioned on the transmitter coil, magnetic coupling occurs when the transmitter coil is driven. The flux is coupled into the secondary coil, which induces a voltage and current flows. The secondary voltage is rectified, and power can be transferred effectively to a load, wirelessly. Power transfer can be managed through any of the various closed-loop control schemes.

After power is applied and the device comes out of reset, it can automatically begin the process of detecting and powering a receiver. The bq501210 sends a ping to detect the presence of a receiver on the pad. After a receiver is detected, the bq501210 attempts to establish communication and begin power transfer. If the transmitter detects a v1.2 medium power WPC compliant receiver, it negotiates a maximum power with the receiver and provides the requested power (up to 15 W). If the transmitter detects the bq51025 receiver through its proprietary authentication protocol, the transmitter allows 10-W operation. If a standard 5-W WPC compliant receiver is detected, the transmitter allows 5-W of delivered power as per WPC specification. The bq501210 controls a full-bridge power stage to drive the primary coil. It regulates the power being delivered to the receiver by modulating the supply voltage of the power stage while operating at a constant frequency. The full bridge power stage allows for higher power delivery for a given supply voltage.

### 8.2 Functional Block Diagram



Product Folder Links: bq501210

Copyright © 2016, Texas Instruments Incorporated



#### 8.3 Feature Description

#### 8.3.1 MP-A5 Coil Specification

The bq501210 controller supports MP-A5 TX coil type. The coil and matching capacitor specification for MP-A5 transmitter has been established by the WPC Standard. This is fixed and cannot be changed on the transmitter side.

For a current list of coil vendors, see bqTESLA Transmitter Coil Vendors, SLUA649.

#### 8.3.2 High Voltage Dedicated Charging Port (HVDCP) Negotiation

If the system input voltage is detected to be < 6 V at startup, the bq501210 attempts to negotiate for higher input voltage.

#### 8.3.3 Fast Charge Support

The bq501210 attempts to negotiate with receiver devices supporting Fast Charge operation to provide additional power for rapid charging.

#### 8.3.4 Option Select Pins

There are two option select pins (pin 60, CAL\_INPUT, and pin 61, LED\_MODE) on the bq501210 and five selector outputs (pins 19, 20, 22, 23, and 24) used to read multiple voltage thresholds. All the pin voltages will be read by bq501210 at power-up.

- Pin 60 (CAL\_INPUT) is used to program the FOD algorithms.
- Pin 61 (LED MODE) is used to select the LED mode of the device.
- Pins 19, 20, 22, 23, and 24 are used to sequentially bias the five programming resistors shown in Figure 5.

At power-up, a bias current is applied to pins LED\_MODE and CAL\_INPUT, and the resulting voltage is measured to identify the value of the attached programming resistor. For LED\_MODE, the selected bin determines the LED behavior based on Table 3. For the CAL\_INPUT, the FP\_GAIN, FP\_OFFSET, FOD\_CAL, FOD and PMOD pins are biased sequentially to measure each pins resistance. The selected bin sets various calibration parameters based on Table 1. See FOD and Parasitic Metal Object Detect (PMOD) Calibration for more information.



Figure 5. Pin Connections for CAL\_INPUT and LED\_MODE

#### 8.3.5 FOD and Parasitic Metal Object Detect (PMOD) Calibration

The bq501210 supports multiple levels of protection against heating metal objects placed in the magnetic field. An initial analysis of the impulse response to a short ping (FOD ping) detects most metal objects before any power transfer is initiated. If a foreign metallic object is detected by the FOD ping, an FOD warning is issued (see Table 3) for up to 6 seconds after the object is removed. If a potential foreign object is detected, the bq501210 transmitter will postpone the FOD determination until the receiver sends the WPC standard "FOD Status Packet" during WPC v1.2 negotiations. After power transfer has started, improved FOD (WPC v1.2) and enhanced



### **Feature Description (continued)**

PMOD (WPC v1.0) features continuously monitor input power, known losses, and the value of power reported by the RX device being charged. Using these inputs, the bq501210 can estimate how much power is unaccounted for and presumed lost due to metal objects placed in the wireless power transfer path. If this unexpected loss exceeds the threshold set by the FOD or PMOD resistors, a fault is indicated and power transfer is halted. The ID packet of the receiver being charged determines whether the FOD or PMOD algorithm is used. The ultimate goal of the FOD feature is safety, to protect misplaced metal objects from becoming hot. Reducing the loss threshold and making the system too sensitive leads to false trips and a bad user experience. Find the balance which best suits the application. If the application requires disabling one function or the other (or both), it is possible by leaving the respective FOD/PMOD terminal open. For example, to selectively disable the PMOD function, PMOD should be left open. A final level of protection is provided with an optional temperature sensor to detect any large increase in temperature in the system (see *Shut Down Through External Thermal Sensor or Trigger*).

**NOTE** 

Disabling FOD results in a TX solution that is not WPC v1.1 or WPC v1.2 compliant.

Resistors of 1% tolerance should be used for a reliable selection of the desired threshold. Resistors on the FOD and PMOD pins program the permitted power loss for the FOD and PMOD algorithms respectively. The FOD\_CAL resistor can be used to compensate for any load-dependent effect on the power loss. Using a calibrated FOD reference receiver with no foreign objects present, the FOD\_CAL resistor should be selected such that the calculated loss across the load range is substantially constant (within approximately 100 mW). After correcting for the load dependence, the FOD and PMOD thresholds should be re-set above the resulting average by approximately 400 mW for the transmitter to satisfy the WPC requirements on tolerated heating.

Contact TI for the TX tuning tool to set appropriate FOD, PMOD, and FOD\_CAL resistor values for your design.

**Table 1. Option Select Bins** 

| Bin Number | Resistance (k $\Omega$ ) | Loss Threshold (mW) |
|------------|--------------------------|---------------------|
| 0          | <36.5                    | 250                 |
| 1          | 42.2                     | 300                 |
| 2          | 48.7                     | 350                 |
| 3          | 56.2                     | 400                 |
| 4          | 64.9                     | 450                 |
| 5          | 75.0                     | 500                 |
| 6          | 86.6                     | 550                 |
| 7          | 100                      | 600                 |
| 8          | 115                      | 650                 |
| 9          | 133                      | 700                 |
| 10         | 154                      | 750                 |
| 11         | 178                      | 800                 |
| 12         | 205                      | 850                 |
| 13         | >237                     | Feature disabled    |



#### 8.3.6 FOD Ping Calibration

The bq501210 is able to detect most metal objects in the charging pad by analyzing the impulse response to a short ping (FOD ping) sent before any power transfer is initiated. The bq501210 does this analysis by measuring the change in resonant frequency and decay of the pulse response and comparing it to given threshold values that are set by resistor in FP\_GAIN and FP\_OFFSET pins.

Resistors of 1% tolerance should be used for a reliable selection of the desired threshold. The FP\_GAIN and FP\_OFFSET resistors program the boundary conditions to determine if a receiver or a metal object is detected. The recommended resistor value for both FP\_GAIN and FP\_OFFSET pins is 86.6 k $\Omega$ .

Contact TI for inquiries regarding FOD ping calibration.

#### **NOTE**

Removing resistors from FP\_OFFSET and FP\_GAIN pins disables FOD ping and hence foreign object detection prior to power transfer. The Received Power calibration relies on this detection, and thus, the FOD ping is required for WPC v1.2 Medium Power transmitter designs.

### 8.3.7 Shut Down Through External Thermal Sensor or Trigger

Typical applications of the bq501210 do not require additional thermal protection. This shutdown feature is provided for enhanced applications and is not limited to thermal shutdown. The key parameter is the 1-V threshold on the T\_SENSE pin. A voltage below 1 V on T\_SENSE causes the device to shut down.

The application of thermal monitoring through a negative temperature coefficient (NTC) sensor, for example, is straightforward. The NTC forms the lower leg of a temperature-dependant voltage divider. The NTC leads are connected to the bq501210 device between T\_SENSE and GND. The threshold onT\_SENSE is set to 1 V, below which the system shuts down and a fault is indicated (depending on LED mode chosen).

To implement this feature follow these steps:

- Consult the NTC data sheet and find the resistance versus temperature curve.
- 2. Determine the actual temperature where the NTC will be placed by using a thermal probe.
- Read the NTC resistance at that temperature in the NTC data sheet, that is R\_NTC.
- 4. Use the following formula to determine the upper leg resistor (R\_Setpoint):

$$R\_Setpoint = 2.3 \times R\_NTC$$
 (1)

The system restores normal operation after approximately five minutes or if the receiver is removed. If the feature is not used, this pin must be pulled high (typically to V33A).

#### **NOTE**

T\_SENSE must always be terminated; otherwise, erratic behavior may occur.



Figure 6. NTC Application



#### 8.3.8 Fault Handling and Indication

Table 2 shows end power transfer (EPT) packet responses, fault conditions, and the duration of how long the condition lasts until a retry in attempted. The LED mode selected determines how the LED indicates the condition or fault.

**Table 2. Fault Handling and Indication** 

| CONDITION             | TYPICAL DURATION <sup>(1)</sup> (BEFORE RETRY) | HANDLING                                                           |  |  |  |
|-----------------------|------------------------------------------------|--------------------------------------------------------------------|--|--|--|
| EPT-00                | Immediate <sup>(2)</sup>                       | Unknown                                                            |  |  |  |
| EPT-01                | up tp 5 seconds <sup>(3)</sup>                 | Charge complete                                                    |  |  |  |
| EPT-02                | Infinite                                       | Internal fault                                                     |  |  |  |
| EPT-03                | 5 minutes                                      | Over temperature                                                   |  |  |  |
| EPT-04                | Immediate <sup>(2)</sup>                       | Over voltage                                                       |  |  |  |
| EPT-05                | Immediate <sup>(2)</sup>                       | Over current                                                       |  |  |  |
| EPT-06                | Infinite                                       | Battery failure                                                    |  |  |  |
| EPT-07                | Not applicable                                 | Reserved                                                           |  |  |  |
| EPT-08                | Immediate <sup>(2)</sup>                       | No response                                                        |  |  |  |
| EPT-09                | Not applicable                                 | Reserved                                                           |  |  |  |
| EPT-0A                | Immediate                                      | Negotiation Failure                                                |  |  |  |
| EPT-0B                | Immediate                                      | Restart Power Transfer                                             |  |  |  |
| OVP (over voltage)    | Immediate <sup>(2)</sup>                       |                                                                    |  |  |  |
| OC (over current)     | 1 minute                                       |                                                                    |  |  |  |
| NTC (external sensor) | 5 minutes                                      |                                                                    |  |  |  |
| PMOD/FOD warning      | 6 seconds                                      | 0 to 4 seconds LED only,<br>4 to 6 seconds LED + AC and DC buzzers |  |  |  |
| PMOD/FOD              | 5 minutes                                      |                                                                    |  |  |  |

<sup>(1)</sup> After a FAULT, the magnetic field is recharacterized to improve the ability to detect the removal of the at-fault receiver. If the receiver is removed in the first second immediately following the detection of this fault (before the re-characterization is complete), the field corresponding to an empty pad may be associated with the faulty receiver and the LED indication may continue to indicate a fault state even though no receiver is present. This indication persists until either the HOLDOFF time expires or a new receiver disturbs the field, at which time normal operation, with proper LED indication, is resumed.

#### 8.3.9 Power Transfer Start Signal

The bq501210 features two signal outputs to indicate that power transfer has begun. BUZZ\_AC outputs a 400-ms duration, 4-kHz square wave for driving low cost AC type ceramic buzzers. BUZZ\_DC outputs logic high, also for 400-ms, which is suitable for DC type buzzers with built-in tone generators, or as a trigger for any type of customized indication scheme. Do not exceed 4-mA loading from either of these pins which is more than adequate for small signaling and actuation. If not used, these pins should be left open.

#### 8.3.10 Power-On Reset

The bq501210 has an integrated power-on reset (POR) circuit which monitors the supply voltage and handles the correct device startup sequence. Additional supply voltage supervisor or reset circuits are not needed.

#### 8.3.11 External Reset, RESET Pin

The bq501210 can be forced into a reset state by an external circuit connected to the  $\overline{\text{RESET}}$  pin. A logic low voltage on this pin holds the device in reset. For normal operation, this pin is pulled up to 3.3-V supply (V33A) with a 10-k $\Omega$  pullup resistor.

<sup>(2)</sup> Immediate is <1 s.

<sup>(3)</sup> The TX may retry immediately (<1 s) to start power after first EPT-01 is received. If the receiver is continuously sending EPT-01, the TX holdoff time will be 5 seconds



#### 8.3.12 Trickle Charge and CS100

The WPC specification provides an EPT message (EPT-01) to indicate charge complete. Upon receipt of the charge complete message, the bq501210 disables the output and changes the LED indication. The exact indication depends on the LED\_MODE chosen.

In some battery charging applications, there is a benefit to continue the charging process in trickle-charge mode to top off the battery. The WPC specification provides for an informational 'Charge Status' packet that conveys the level of battery charger. The bq501210 uses this command to enable top-off charging. The bq501210 changes the LED indication to reflect charge complete when a Charge Status message is 100% received, but unlike the response to an EPT, it will not halt power transfer while the LED indicates charge complete. The mobile device can use a CS100 packet to enable trickle charge mode.

If the reported charge status drops below 90%, normal charging indication is resumed.



#### 8.4 Device Functional Modes

#### 8.4.1 LED Modes

The bq501210 can directly drive three LED outputs (LED-A, LED-B, and LED-C, refer to the table in *Pin Configuration and Functions*) through a simple current limit resistor (typically 475  $\Omega$ ), based on the mode selected. The three current limit resistors can be individually adjusted to tune or match the brightness of the LEDs. Do not exceed the maximum output current rating of the device.

The selection resistor, connected between pin 61 and GND, selects one of the desired LED indication schemes presented in Table 3. Note that some options require fewer LEDs to implement than others.

**Table 3. LED Modes** 

| LED              |                           |       |             |                           | OPERAT             | IONAL STATES              |                           |                                       |
|------------------|---------------------------|-------|-------------|---------------------------|--------------------|---------------------------|---------------------------|---------------------------------------|
| CONTROL OPTION   | LED SELECTION<br>RESISTOR | LED   | STANDBY     | POWER<br>TRANSFER         | CHARGE<br>COMPLETE | FAULT                     | FOD Warning               | High Power<br>Transfer <sup>(1)</sup> |
|                  |                           | LED_A |             |                           |                    |                           | 1                         |                                       |
| 0                | <36.5 kΩ                  | LED_B | LED CONTROL | OPTION 0 disables         | SNOOZE - Used in   | system debug on           | ly.                       |                                       |
|                  |                           | LED_C |             |                           |                    |                           |                           |                                       |
|                  |                           | LED_A | Off         | Blink slow(2)             | On                 | Off                       | Off                       | Blink fast <sup>(3)</sup>             |
| 1                | 1 42.2 kΩ                 | LED_B | Off         | Off                       | Off                | On                        | Blink fast <sup>(3)</sup> | Off <sup>(3)</sup>                    |
|                  |                           | LED_C | _           | _                         | _                  | _                         | _                         | _                                     |
|                  |                           | LED_A | On          | Blink slow <sup>(2)</sup> | On                 | Off                       | Off                       | Blink fast <sup>(3)</sup>             |
| 2                | 48.7 kΩ                   | LED_B | On          | Off                       | Off                | On                        | Blink fast <sup>(3)</sup> | Off <sup>(3)</sup>                    |
|                  |                           | LED_C | _           | _                         | _                  | _                         | _                         | _                                     |
|                  |                           | LED_A | Off         | On                        | Off                | Blink fast <sup>(3)</sup> | On                        | On                                    |
| 3 <sup>(4)</sup> | 56.2 kΩ                   | LED_B | _           | _                         | _                  | _                         | _                         | _                                     |
|                  |                           | LED_C | _           | _                         | _                  | _                         | _                         | _                                     |
|                  |                           | LED_A | Off         | On                        | Off                | Off                       | Off                       | On                                    |
| 4                | 64.9 kΩ                   | LED_B | Off         | Off                       | Off                | On                        | Blink fast <sup>(3)</sup> | Off                                   |
|                  |                           | LED_C | _           | _                         | _                  | _                         | _                         | _                                     |
|                  |                           | LED_A | Off         | Off                       | On                 | Off                       | Off                       | Off                                   |
| 5                | 75 kΩ                     | LED_B | Off         | On                        | Off                | Off                       | On                        | On                                    |
|                  |                           | LED_C | Off         | Off                       | Off                | Blink slow <sup>(2)</sup> | Off                       | Off                                   |
|                  |                           | LED_A | Off         | Blink slow <sup>(2)</sup> | On                 | Off                       | Off                       | Blink fast <sup>(3)</sup>             |
| 6                | 86.6 kΩ                   | LED_B | Off         | Off                       | Off                | On                        | Blink fast <sup>(3)</sup> | Off                                   |
|                  |                           | LED_C | Off         | Off                       | Off                | Off                       | Off                       | Off                                   |
|                  |                           | LED_A | Off         | Blink slow <sup>(2)</sup> | Off                | Off                       | Off                       | Blink fast <sup>(3)</sup>             |
| 7                | 100 kΩ                    | LED_B | Off         | Off                       | On                 | Off                       | Off                       | Off                                   |
|                  |                           | LED_C | Off         | Off                       | Off                | On                        | Blink fast <sup>(3)</sup> | Off                                   |
|                  |                           | LED_A | Off         | Off                       | On                 | Blink slow <sup>(2)</sup> | Off                       | Off                                   |
| 8                | 115 kΩ                    | LED_B | Off         | On                        | Off                | Blink slow <sup>(2)</sup> | On                        | On                                    |
|                  |                           | LED_C | _           | _                         | _                  | _                         | _                         | _                                     |
|                  |                           | LED_A | Off         | Blink slow <sup>(2)</sup> | On                 | Off                       | Off                       | Blink fast <sup>(3)</sup>             |
| 9                | 133 kΩ                    | LED_B | Off         | OFF                       | Off                | On                        | Blink fast <sup>(3)</sup> | Off                                   |
|                  |                           | LED_C | _           | _                         | _                  | _                         | _                         | _                                     |
|                  |                           | LED_A | Off         | On                        | Off                | Blink fast <sup>(3)</sup> | On                        | On                                    |
| 10               | 154 kΩ                    | LED_B | Off         | Off                       | On                 | Off                       | Off                       | Off                                   |
|                  |                           | LED_C | _           | _                         | _                  | _                         | _                         | _                                     |

<sup>(1)</sup> Power transfer when operating with bq51025 wireless power receiver in 10-W mode.

<sup>(2)</sup> Blink slow = 0.625 Hz

<sup>(3)</sup> Blink fast = 2.5 Hz

<sup>(4)</sup> The indication of the shutdown after an negative temperature coefficient (NTC) event may experience a delay in the rapid LED blinking even though the power transfer has been disabled. The indication delay may persist up to as long as the entire NTC FAULT holdoff time.



#### 8.4.2 Power Transfer

Power transfer depends on coil coupling. Coupling depends on the distance between coils, alignment, coil dimensions, coil materials, number of turns, magnetic shielding, impedance matching, frequency, and duty cycle.

Most importantly, the receiver and transmitter coils must be aligned for best coupling and efficient power transfer. The smaller the space between the coils, the better the coupling.

Shielding is added as a backing to both the transmitter and receiver coils to direct the magnetic field to the coupled zone. Magnetic fields outside the coupled zone do not transfer power. Thus, shielding also serves to contain the fields to avoid coupling to other adjacent system components.

Regulation can be achieved by controlling any one of the coil coupling parameters. However, for WPC v1.2 compatibility, the transmitter-side coils and capacitance are specified and the resonant frequency point is fixed. Power transfer is regulated by changing the supply voltage to the full-bridge power stage; higher voltage delivers more power. Duty cycle remains constant at 50% throughout the power band and frequency also remains constant at 130 kHz.

The WPC standard describes the dimensions, materials of the coils, and information regarding the tuning of the coils to resonance. The value of the inductor and resonant capacitor are critical to proper operation and system efficiency.

#### 8.4.3 Communication

Most communication within the WPC is from the receiver to the transmitter, where the receiver tells the transmitter to send power and how much. To regulate, the receiver must communicate with the transmitter whether to increase or decrease the power level. The receiver monitors the rectifier output and using amplitude modulation (AM), sends packets of information to the transmitter. A packet is comprised of a preamble, a header, the actual message, and a checksum, as defined by the WPC standard.

The receiver sends a packet by modulating an impedance network. This AM signal reflects back as a change in the voltage amplitude on the transmitter coil. The signal is demodulated and decoded by the transmitter-side electronics and the voltage on the inverter is adjusted to close the regulation loop. The bq501210 features internal digital demodulation circuitry.

The modulated impedance network on the receiver can either be resistive or capacitive. Figure 7 shows the resistive modulation approach, where a resistor is periodically added to the load, and the resulting amplitude change in the transmitter voltage. Figure 8 shows the capacitive modulation approach, where a capacitor is periodically added to the load and the resulting amplitude change in the transmitter voltage.

In the WPC v1.2 specification, transmitter to receiver communication is introduced to allow a medium power receiver to negotiate for higher power while maintaining backward compatibility with low power (v1.1) devices.



Figure 7. Receiver Resistive Modulation Circuit





Figure 8. Receiver Capacitive Modulation Circuit

The bq501210 also supports a proprietary handshake with the bq51025 in which minimal communication from the TX to the RX is used. This proprietary handshake enables the bq501210 to deliver power to the bq51025 receiver at levels higher than 5 W. The transmitter-to-receiver communication is achieved through frequency modulation of the power signal.

#### 8.4.4 Power Trains

The bq501210 drives a full-bridge power stage, which drives the coil assembly. TI recommends the bq500101 (SLPS585) as the driver-plus-MOSFET device for this application. The supply voltage (Vrail) is controlled by the bq501210 device.

#### 8.4.5 Power Train Voltage Control

The bq501210 controls power delivery by modulating the supply voltage (Vrail) of the power stage driving the coil assembly. The bq501210 device generates a PWM control signal in the PWM\_RAIL terminal that controls an external power stage circuit (TI recommends bq500101). The switching frequency for this DC-DC controller signal is 520 kHz.

#### 8.4.6 Signal Processing Components

The COMM signal used to control power transfer is derived from the coil voltage. The AC coupled coil voltage is scaled down to a manageable level and biased to a 1-V offset. Series connected diodes are provided for protection from any possible transients.



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The bq501210 device is a wireless power transmitter controller designed for 15-W WPC compliant applications and 5-W applications with WPC v1.1 low power receivers. It integrates all functions required to control wireless power transfer to a WPC v1.2 compliant receiver. Several tools are available for the design of the system. See the product folder (www.ti.com/product/bq501210) for more details. The following sections highlight some of the system design considerations.

### 9.2 Typical Application

Figure 9 shows the application block diagram for the transmitter.



Copyright © 2016, Texas Instruments Incorporated

Figure 9. bq501210 System Diagram



### **Typical Application (continued)**

#### 9.2.1 Design Requirements

### **Table 4. Design Parameters**

| DESIGN PARAMETER | VALUE                                                                                                                  |
|------------------|------------------------------------------------------------------------------------------------------------------------|
| WPC coil type    | MP-A5                                                                                                                  |
| Input voltage    | 15 V to 19 V provides full 15-W operation.<br>HVDCP negotiated 9 V or 12 V provides < 15 W<br>5 V provides up to 4.5 W |

#### 9.2.2 Detailed Design Procedure

### 9.2.2.1 Capacitor Selection

Capacitor selection is critical to proper system operation. The total capacitance value of  $2 \times 100$  nF + 47 nF is required in the resonant tank. This is the WPC system compatibility requirement, not a guideline.

#### NOTE

A total capacitance value of  $2 \times 100$  nF + 47 nF (C0G dielectric type, 100-V rating) is required in the resonant tank to achieve the correct resonance frequency.

The capacitors chosen must be rated for at least 100 V and must be of a high-quality C0G dielectric (sometimes also called NP0). These are typically available in a 5% tolerance, which is adequate. TI does not recommend the use of X7R types or below if WPC compliance is required because critical WPC Certification Testing, such as the minimum modulation or guaranteed power test, might fail.

The designer can combine capacitors to achieve the desired capacitance value. Various combinations can work depending on market availability. All capacitors must be of COG types (not mixed with any other dielectric types).

#### 9.2.2.2 Current Monitoring Requirements

The bq501210 is WPC v1.2 ready. To enable the PMOD or FOD features, provide current monitoring in the design.

For proper scaling of the current monitor signal, the current sense resistor should be  $20~\text{m}\Omega$  and the current shunt amplifier should have a gain of 50, such as the bq500100 (SBOS765). For FOD accuracy, the current sense resistor must be a quality component with 0.5% tolerance, at least 1/4-W rating, and a temperature stability of  $\pm 200~\text{PPM}$ . Proper current sensing techniques in the application hardware should also be observed.

#### 9.2.2.3 All Unused Pins

All unused pins can be left open unless otherwise indicated. Refer to the table in *Pin Configuration and Functions*. To improve PCB layout, ground unused pins, if it is an option.

#### 9.2.2.4 Input Regulators

The bq501210 requires 3.3  $V_{DC}$  to operate. A buck converter is used to step down from the supply voltage, such as the TPS54231D used in this design.

### 9.2.2.5 Input Power Requirements

The bq501210 system works with 5-V to 19-V input voltage. Levels between 15 V and 19 V will deliver 15 W, which is required for a WPC Extended Power Profile (EPP) transmitter.

5-V input supplies are aimed to negotiate to HVDCP voltages of 9 V or 12 V which enables Fast Charging of capable receivers. The system may also deliver power as a normal 5-V transmitter, however, the power level will be reduced and provinging power to higher voltage receivers may not be successful. A typical 5-V receiver has shown to produce 4.5 W consistently. Coupling and other factors will greatly influence the results of each system.



#### 9.2.2.6 LED Mode

The bq501210 can directly drive three LED outputs (LED-A, LED-B, and LED-C). Select one of the desired LED indication schemes by choosing the selection resistor connected between LED\_MODE and GND.

#### 9.2.3 Application Curves





### 10 Power Supply Recommendations

This device is designed to operate from an input voltage supply range between 3- to 3.6-V, nominal 3.3-V. The design works with 12-V to 19-V input voltage. Levels between 15 V and 19 V will deliver 15 W.

### 11 Layout

### 11.1 Layout Guidelines

Careful PCB layout practice is critical to proper system operation. Many references are available on proper PCB layout techniques. A few good tips are as follows:

The TX layout requires a 4-layer PCB layout for best ground plane technique. A 2-layer PCB layout can be achieved though not as easily. Ideally, the approach to the layer stack-up is:

- · Layer 1 component placement and as much ground plane as possible
- Layer 2 clean ground
- Layer 3 finish routing
- · Layer 4 clean ground

Thus, the circuitry is virtually sandwiched between grounds. This minimizes EMI noise emissions and also provides a noise-free voltage reference plane for device operation.

Keep as much copper as possible. Make sure the bq501210 GND pins and the EPAD GND power pad have a continuous flood connection to the ground plane. The power pad should also be stitched to the ground plane, which also acts as a heat sink for the bq501210. A good GND reference is necessary for proper bq501210 operation, such as analog-digital conversion, clock stability, and best overall EMI performance.

Separate the analog ground plane from the power ground plane and use only **one** tie point to connect grounds. Having several tie points defeats the purpose of separating the grounds.

The COMM return signal from the resonant tank should be routed as a differential pair. This is intended to reduce stray noise induction. The frequencies of concern warrant low-noise analog signaling techniques, such as differential routing and shielding, but the COMM signal lines do not need to be impedance matched.

The DC-DC buck regulator used from the 19-V input supplies the bq501210 with 3.3-V. Typically, the designer uses a single-chip controller solution with integrated power FET and synchronous rectifier or outboard diode. Pull in the buck inductor and power loop as close as possible to create a tight loop. Likewise, the power-train, full-bridge components should be pulled together as tight as possible. See the bq501210EVM-756 for an example of a good layout technique.

#### 11.2 Layout Example

A DC-DC buck regulator is used to step down the system voltage to the 3.3-V supply to the bq501210. The system voltage is 19-V; with such a step-down ratio, switching duty-cycle is low and the regulator is mostly freewheeling. Therefore, place the freewheeling diode current loop as close to the switching regulator as possible and use wide traces. Place the buck inductor and power loop as close to that as possible to minimize current path.

Place 3.3-V buck regulator input bypass capacitors as close as possible to the buck IC.





Figure 14. 3.3-V DC-DC Buck Regulator Layout

Make sure the bypass capacitors intended for the bq501210 3.3-V supply are actually bypassing these supply pins (pin 44, V33DIO, pin 45, V33D, and pin 46, V33A) to solid ground plane. This means they need to be placed as close to the device as possible and the traces must be as wide as possible.



Figure 15. Bypass Capacitors Layout



Make sure the bq501210 has a continuous flood connection to the ground plane.



Figure 16. Continuous GND Layout

A buck regulator is used to regulate the supply voltage to the full bridge. The buck power stage IC is controlled by a PWM signal generated by the bq501210 IC, and it is directly powered from the input supply. Because the buck output voltage can operate at a wide voltage range, significant current flow is expected in both the buck power stage input and ground connections. Make sure wide traces and continuous pours are used for input and ground. Place input bypass capacitors, output capacitor and inductor as close as possible to the buck power stage to make the current loop as small as possible.



Figure 17. V\_RAIL Power Stage Layout

The full-bridge power stage that drives the TX coil is composed of two half-bridge power stages and resonant capacitors. Inputs bypass capacitors should be placed as close as possible to the power stage ICs. The input and ground pours and traces should be made as wide as possible for better current flow. The trace to the coil and resonant capacitors should also be made as wide as possible.





Figure 18. Ground Layout

To ensure proper operation, grounds conducting a large amount of current and switching noise must be isolated from low current, quiet grounds. Separate the ground pours for the power stages and the bq501210 IC. Connect all grounds to a single point at the main ground terminal.



Figure 19. Ground Layout



Proper current sensing layout technique is very important, as it directly affects the FOD and PMOD performance. When sampling the very-low voltages generated across a current sense resistor, be sure to use the so called 4-wire or Kelvin-connection technique. This is important to avoid introducing false voltage drops from adjacent pads and copper power routes. It is a common power-supply layout technique. Some high-accuracy sense resistors have dedicated sense pins.



Figure 20. Current Sensing Layout

The COMM+/COMM- sense lines should be run as a balanced or differential pair. For communication, the WPC packet information runs at 2 kHz, which is essentially audio frequency content, and this balancing reduces noise pickup from the surrounding switching power electronics. The designer does not need to tune or impedance-match these lines as would be the case in RF signaling. It is important to keep this lines isolated from any fast switching signal such as PWM, to prevent noise from being injected into the line.

The V\_RAIL+/VRAIL- sense lines should also run as differential pair. Figure 21 shows a layout example for a differential pair layout.





Figure 21. Balanced Differential Signal Layout

A bypass capacitor needs to be connected between the point where the 3.3-V bias supply is connected to the COMM+ resistor divider and the divider/COMM- ground connection.



Figure 22. Bypass Capacitors Layout for COMM+ Resistor Divider 3.3-V Bias



### 12 Device and Documentation Support

#### 12.1 Device Support

- 1. Technology, Wireless Power Consortium, www.wirelesspowerconsortium.com/
- Data sheet, bq51025 WPC v1.1 Compliant Single Chip Wireless Power Receiver With Proprietary 10-W Power Delivery, SLUSBX7
- 3. Data sheet, bq500100 Wireless Charging Current Monitor, SBOS765
- 4. Data sheet, bq500101 NexFET Power Stage, SLPS585
- 5. Data sheet, TLV70450 24-V Input Voltage, 150-mA, Ultralow I<sub>Q</sub> Low-Dropout Regulators, SBVS148
- 6. Data sheet, TPS54231 2-A, 28-V Input, Step-Down DC-DC Converter With Eco-mode, SLUS851
- 7. Application note, Building a Wireless Power Transmitter, SLUA635
- 8. Application note, bqTESLA Transmitter Coil Vendors, SLUA649

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates — go to the product folder for your device on ti.com. In the upper right-hand corner, click the *Alert me* button to register and receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGE OPTION ADDENDUM

26-Jul-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| BQ501210RGCR     | ACTIVE | VQFN         | RGC                | 64   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | BQ501210             | Samples |
| BQ501210RGCT     | ACTIVE | VQFN         | RGC                | 64   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | BQ501210             | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

26-Jul-2016

| n no event shall TI's liabili | tv arising out of such information | exceed the total purchase | price of the TI part(s) | at issue in this document sold by | TI to Customer on an annual basis. |
|-------------------------------|------------------------------------|---------------------------|-------------------------|-----------------------------------|------------------------------------|
|                               |                                    |                           |                         |                                   |                                    |

# PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jul-2016

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til dillionolorio aro nominar |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ501210RGCR                    | VQFN            | RGC                | 64 | 3000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |
| BQ501210RGCT                    | VQFN            | RGC                | 64 | 250  | 180.0                    | 16.4                     | 9.3        | 9.3        | 1.1        | 12.0       | 16.0      | Q2               |

www.ti.com 26-Jul-2016



#### \*All dimensions are nominal

| Device       | Package Type | Package Type Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|------------------------------|----|------|-------------|------------|-------------|--|
| BQ501210RGCR | VQFN         | RGC                          | 64 | 3000 | 367.0       | 367.0      | 38.0        |  |
| BQ501210RGCT | VQFN         | RGC                          | 64 | 250  | 210.0       | 185.0      | 35.0        |  |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# RGC (S-PVQFN-N64)

PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

# RGC (S-PVQFN-N64)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity