

# MediaClock™ Mini Disc Clock Generator

#### **Features**

- Integrated phase-locked loop (PLL)
- Low jitter, high accuracy outputs
- 3.3 V operation
- 8-pin SOIC package

#### **Benefits**

- High performance PLL tailored for mini disc applications.
- Meets critical timing requirements in complex system designs.
- Enables application compatibility.
- Industry standard package saves on board space.

| Part Number | Outputs | Input Frequency Range | Output Frequencies                        |
|-------------|---------|-----------------------|-------------------------------------------|
| CY24115-2   | 1       | 1 MHz-30 MHz          | 90.3168 MHz and 180.6336 MHz (selectable) |

# **Logic Block Diagram**



Table 1. CLKSEL Function, CY24115-2

| CLKSEL | CLKA     | Unit | PPM Error |
|--------|----------|------|-----------|
| 0      | 90.3168  | MHz  | 0         |
| 1      | 180.6336 | MHz  | 0         |

Table 2. Input Frequency Function, CY24115-2

| FS1 | FS0 | Xtal Input | Unit |
|-----|-----|------------|------|
| 0   | 0   | 2.8224     | MHz  |
| 0   | 1   | 5.6448     | MHz  |
| 1   | 0   | 11.2896    | MHz  |
| 1   | 1   | 22.5792    | MHz  |



# **Pin Configurations**

Figure 1. 8-pin SOIC pinout



# **Pin Definitions**

| Pin Name                        | Pin Number | Pin Description                                                                     |
|---------------------------------|------------|-------------------------------------------------------------------------------------|
| X <sub>IN</sub>                 | 1          | Reference input (crystal or external input)                                         |
| $V_{DD}$                        | 2          | 3.3V voltage supply                                                                 |
| CLKSEL                          | 3          | CLKA select line For 24115-2, see Table 1 on page 1 for output values               |
| V <sub>SS</sub>                 | 4          | Ground                                                                              |
| CLKA                            | 5          | 24115-2: 90.3168 MHz and180.6336 MHz (frequency selectable). See Table 1 on page 1. |
| FS0                             | 6          | Input frequency FS0. See Table 2 on page 1.                                         |
| FS1                             | 7          | Input frequency FS1. See Table 2 on page 1.                                         |
| X <sub>OUT</sub> <sup>[1]</sup> | 8          | Reference output                                                                    |

 $<sup>\</sup>label{eq:Note} \mbox{1. Float $X_{OUT}$ if $X_{IN}$ is externally driven.}$ 



# **Absolute Maximum Conditions**

| Parameter      | Description                                 | Min  | Max                   | Unit |
|----------------|---------------------------------------------|------|-----------------------|------|
| $V_{DD}$       | Supply Voltage                              | -0.5 | 7.0                   | V    |
| T <sub>S</sub> | Storage Temperature [2]                     | -65  | 125                   | °C   |
| T <sub>J</sub> | Junction Temperature                        |      | 125                   | °C   |
|                | Digital Inputs                              |      | $V_{DD} + 0.3$        | V    |
|                | Digital Outputs Referred to V <sub>DD</sub> |      | V <sub>DD</sub> + 0.3 | V    |
|                | Electrostatic Discharge                     | 2    | _                     | kV   |

# **Recommended Operating Conditions**

| Parameter         | Description                                                                                    |      | Тур | Max     | Unit |
|-------------------|------------------------------------------------------------------------------------------------|------|-----|---------|------|
| $V_{DD}$          | Operating Voltage                                                                              | 3.14 | 3.3 | 3.47    | V    |
| T <sub>A</sub>    | Ambient Temperature                                                                            | 0    | _   | 70      | °C   |
| C <sub>LOAD</sub> | Max. Load Capacitance                                                                          | _    | _   | 15      | pF   |
| f <sub>REF</sub>  | Reference Frequency                                                                            |      | _   | 22.5792 | MHz  |
| t <sub>1</sub>    | Driven Reference Edge Rate                                                                     | 0.8  | -   | _       | V/ns |
| DC <sub>IN</sub>  | Driven Reference Duty Cycle                                                                    | 40   | -   | 60      | %    |
| C <sub>IN</sub>   | X <sub>IN</sub> , X <sub>OUT</sub> capacitance                                                 |      | 12  |         | pF   |
| t <sub>PU</sub>   | Power up time for all VDD's to reach minimum specified voltage (power ramps must be monotonic) | 0.05 | _   | 500     | ms   |

# **DC Electrical Characteristics**

| Parameter       | Name                  | Description                                                             | Min | Тур | Max | Unit                 |
|-----------------|-----------------------|-------------------------------------------------------------------------|-----|-----|-----|----------------------|
| I <sub>OH</sub> | Output High Current   | $V_{OH} = V_{DD} - 0.5 \text{ V},$<br>$V_{DD} = 3.3 \text{ V (source)}$ | 12  | 24  | _   | mA                   |
| I <sub>OL</sub> | Output Low Current    | $V_{OL} = 0.5, V_{DD} = 3.3 V (sink)$                                   | 12  | 24  | -   | mA                   |
| C <sub>IN</sub> | Input Capacitance     | CLKSEL, FS0, FS1, excludes XIN, XOUT                                    | _   | _   | 7   | pF                   |
| V <sub>IL</sub> | Input Low Voltage     |                                                                         | _   | -   | 30  | % of V <sub>DD</sub> |
| V <sub>IH</sub> | Input High Voltage    |                                                                         | 70  | -   | -   | % of V <sub>DD</sub> |
| I <sub>IZ</sub> | Input Leakage Current |                                                                         | _   | 5   | _   | μА                   |
| I <sub>DD</sub> | Supply Current        | Sum of core and output current                                          | -   | _   | 35  | mA                   |

Note
2. Rated for 10 years.



### **AC Electrical Characteristics**

 $(V_{DD} = 3.3 \text{ V})$ 

| Parameter [3]   | Name                   | Description                                               | Min | Тур | Max | Unit |
|-----------------|------------------------|-----------------------------------------------------------|-----|-----|-----|------|
| DC              | Output Duty Cycle      | Duty cycle is defined in Figure 3, 50% of V <sub>DD</sub> | 45  | 50  | 55  | %    |
| t <sub>3</sub>  | Rising Edge Slew Rate  | Output clock rise time, 20%–80% of V <sub>DD</sub>        | 0.8 | 1.4 | -   | V/ns |
| t <sub>4</sub>  | Falling Edge Slew Rate | Output clock fall time,<br>80%–20% of V <sub>DD</sub>     | 0.8 | 1.4 | -   | V/ns |
| t <sub>9</sub>  | Clock Jitter           | Peak to peak period jitter                                | -   | _   | 350 | ps   |
| t <sub>10</sub> | PLL Lock Time          |                                                           | _   | _   | 3   | ms   |

Figure 2. Test Circuit



Figure 3. Duty Cycle Definition; DC =  $t_2/t_1$ 



Figure 4. Rise and Fall Time Definitions



Note
3. Not 100% tested.



# **Ordering Information**

| Ordering Code  | Package Type               | Operating Range | Operating Voltage |
|----------------|----------------------------|-----------------|-------------------|
| Pb-free        |                            |                 |                   |
| CY24115KSXC-2  | 8-pin SOIC                 | Commercial      | 3.3 V             |
| CY24115KSXC-2T | 8-pin SOIC - Tape and Reel | Commercial      | 3.3 V             |

#### **Ordering Code Definitions**





# **Package Diagram**

Figure 5. 8-pin SOIC (150 Mils) S0815/SZ815/SW815 Package Outline, 51-85066



- PIN 1 ID IS OPTIONAL,
   ROUND ON SINGLE LEADFRAME
   RECTANGULAR ON MATRIX LEADFRAME
- 3. REFERENCE JEDEC MS-012
- 4. PACKAGE WEIGHT 0.07gms







51-85066 \*H



# **Acronyms**

| Acronym                               | Description       |  |
|---------------------------------------|-------------------|--|
| I/O                                   | Input/Output      |  |
| PLL                                   | Phase-Locked Loop |  |
| SOIC Small-Outline Integrated Circuit |                   |  |

# **Document Conventions**

#### **Units of Measure**

| Symbol | Unit of Measure |  |
|--------|-----------------|--|
| °C     | degree Celsius  |  |
| kHz    | kilohertz       |  |
| kV     | kilovolt        |  |
| MHz    | megahertz       |  |
| μΑ     | microampere     |  |
| mA     | milliampere     |  |
| mm     | millimeter      |  |
| ms     | millisecond     |  |
| mW     | milliwatt       |  |
| ns     | nanosecond      |  |
| Ω      | ohm             |  |
| %      | percent         |  |
| pF     | picofarad       |  |
| ps     | picosecond      |  |
| V      | volt            |  |
| W      | watt            |  |



# **Document History Page**

| Revision | ECN No. | Orig. of      | Submission           | Description of Change                                                                                                                                                                                                                                                                                   |
|----------|---------|---------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 110767  | Change<br>CKN | <b>Date</b> 02/06/02 | New data sheet.                                                                                                                                                                                                                                                                                         |
|          |         |               |                      |                                                                                                                                                                                                                                                                                                         |
| *A       | 113515  | CKN           | 04/30/02             | Changed status from Preliminary to Final. Updated DC Electrical Characteristics: Updated details in "Description" column corresponding to $I_{OH}$ and $I_{OL}$ parameters (Added (source) at the end in description of $I_{OH}$ parameter and (sink) at the end in description of $I_{OL}$ parameter). |
| *B       | 121884  | RBI           | 12/14/02             | Updated Recommended Operating Conditions: Added t <sub>PU</sub> parameter and its details.                                                                                                                                                                                                              |
| *C       | 252154  | RGL           | 08/26/04             | Updated Ordering Information: Updated part numbers. Updated Package Diagram: spec 51-85066 – Changed revision from *A to *C.                                                                                                                                                                            |
| *D       | 2441946 | AESA          | 05/15/08             | Updated Ordering Information: Added Note "Not recommended for new designs." and referred the same note in existing MPNs. Added MPNs CY24115KSXC-2, and CY24115KSXC-2T. Updated to new template.                                                                                                         |
| *E       | 2781381 | CXQ           | 03/19/10             | Updated Ordering Information: Removed MPNs CY24115SC-2, CY24115SC-2T, CY24115SC-1, CY24115SC-1T, CY24115SXC-1, CY24115SXC-1T. Updated Package Diagram: spec 51-85066 – Changed revision from *C to *D. Updated to new template.                                                                         |
| *F       | 3068367 | CXQ           | 10/21/2010           | Removed CY24115-1 parts related information in all instances across the datasheet. Updated Ordering Information: Removed MPNs CY24115SXC-2 and CY24115SXC-2T. Added Ordering Code Definitions.                                                                                                          |
| *G       | 4018058 | CINM          | 06/03/2013           | Updated Package Diagram: spec 51-85066 – Changed revision from *D to *F. Added Acronyms and Units of Measure. Updated to new template. Completing Sunset Review.                                                                                                                                        |
| *H       | 5298871 | XHT           | 06/07/2016           | Updated Package Diagram: spec 51-85066 – Changed revision from *F to *H. Updated to new template. Completing Sunset Review.                                                                                                                                                                             |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

cypress.com/usb

cypress.com/wireless

#### **Products**

**USB Controllers** 

Wireless/RF

ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch

#### **PSoC®Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Forums | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2002-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document, any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.