

October 1988 Revised March 2000

# DM74LS273 8-Bit Register with Clear

#### **General Description**

The DM74LS273 is a high speed 8-bit register, consisting of eight D-type flip-flops with a common Clock and an asynchronous active LOW Master Reset. This device is supplied in a 20-pin package featuring 0.3 inch row spacing.

#### **Features**

- Edge-triggered
- 8-bit high speed register
- Parallel in and out
- Common clock and master reset

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                       |  |  |  |
|--------------|----------------|---------------------------------------------------------------------------|--|--|--|
| DM74LS273WM  | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |  |  |  |
| DM74LS273SJ  | M20D           | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide             |  |  |  |
| DM74LS273N   | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |  |  |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

### **Logic Symbol**



V<sub>CC</sub> = Pin 20 GND = Pin 10

### **Connection Diagram**



### **Pin Descriptions**

| Description                                  |
|----------------------------------------------|
| Clock Pulse Input (Active Rising Edge)       |
| Data Inputs                                  |
| Asynchronous Master Reset Input (Active LOW) |
| Flip-Flop Outputs                            |
|                                              |

### **Truth Table**

|    | Outputs |       |       |
|----|---------|-------|-------|
| MR | CP      | $D_n$ | $Q_n$ |
| L  | Х       | Х     | L     |
| Н  | ~       | Н     | Н     |
| Н  | ~       | L     | L     |

H = HIGH Voltage Level

L = LOW Voltage Level X = Immaterial

© 2000 Fairchild Semiconductor Corporation

DS009825

### **Functional Description**

The DM74LS273 is an 8-bit parallel register with a common Clock and common Master Reset. When the  $\overline{\text{MR}}$  input is LOW, the Q outputs are LOW, independent of the other inputs. Information meeting the setup and hold time requirements of the D inputs is transferred to the Q outputs on the LOW-to-HIGH transition of the clock input.

## **Logic Diagram**



### **Absolute Maximum Ratings**(Note 1)

Supply Voltage 7V
Input Voltage 7V
Operating Free Air Temperature Range 0°C to +70°C
Storage Temperature Range -65°C to +150°C

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

### **Recommended Operating Conditions**

| Symbol             | Parameter                      | Min  | Nom | Max  | Units |  |
|--------------------|--------------------------------|------|-----|------|-------|--|
| V <sub>CC</sub>    | Supply Voltage                 | 4.75 | 5   | 5.25 | V     |  |
| V <sub>IH</sub>    | HIGH Level Input Voltage       | 2    |     |      | V     |  |
| V <sub>IL</sub>    | LOW Level Input Voltage        |      |     | 0.8  | V     |  |
| I <sub>OH</sub>    | HIGH Level Output Current      |      |     | -0.4 | mA    |  |
| I <sub>OL</sub>    | LOW Level Output Current       |      |     | 8    | mA    |  |
| T <sub>A</sub>     | Free Air Operating Temperature | 0    |     | 70   | °C    |  |
| t <sub>S</sub> (H) | Setup Time HIGH or LOW         | 15   |     |      | ns    |  |
| t <sub>S</sub> (L) | D <sub>n</sub> to CP           | 15   |     |      |       |  |
| t <sub>H</sub> (H) | Hold Time HIGH or LOW          | 5    |     |      |       |  |
| t <sub>H</sub> (L) | D <sub>n</sub> to CP           | 5    |     |      | ns    |  |
| t <sub>W</sub> (H) | CP Pulse Width HIGH or LOW     | 20   |     |      | ns    |  |
| $t_W(L)$           |                                | 20   |     |      |       |  |
| t <sub>W</sub> (L) | MR Pulse Width LOW             | 20   |     |      | ns    |  |
| t <sub>REC</sub>   | Recovery Time MR to CP         | 15   |     |      | ns    |  |

#### **Electrical Characteristics**

Over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                         | Conditions                                      | Min | Typ<br>(Note 2) | Max  | Units |
|-----------------|-----------------------------------|-------------------------------------------------|-----|-----------------|------|-------|
| VI              | Input Clamp Voltage               | V <sub>CC</sub> = Min, I <sub>I</sub> = -18 mA  |     |                 | -1.5 | V     |
| V <sub>OH</sub> | HIGH Level<br>Output Voltage      | $V_{CC} = Min, I_{OH} = Max,$ $V_{IL} = Max$    | 2.7 | 3.4             |      | V     |
| V <sub>OL</sub> | LOW Level<br>Output Voltage       | $V_{CC} = Min, I_{OL} = Max,$<br>$V_{IH} = Min$ |     | 0.35            | 0.5  | V     |
|                 |                                   | I <sub>OL</sub> = 4 mA, V <sub>CC</sub> = Min   |     | 0.25            | 0.4  | Ī     |
| l <sub>l</sub>  | Input Current @ Max Input Voltage | V <sub>CC</sub> = Max, V <sub>I</sub> = 7V      |     |                 | 0.1  | mA    |
| I <sub>IH</sub> | HIGH Level Input Current          | $V_{CC} = Max, V_I = 2.7V$                      |     |                 | 20   | μΑ    |
| I <sub>IL</sub> | LOW Level Input Current           | $V_{CC} = Max, V_I = 0.4V$                      |     |                 | -0.4 | mA    |
| Ios             | Short Circuit Output Current      | V <sub>CC</sub> = Max (Note 3)                  | -20 |                 | -100 | mA    |
| I <sub>CC</sub> | Supply Current                    | V <sub>CC</sub> = Max                           |     |                 | 27   | mA    |

Note 2: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 3: Not more than one output should be shorted at a time, and the duration should not exceed one second.

#### **Switching Characteristics**

 $V_{CC} = +5.0V, T_A = +25^{\circ}C$ 

| Symbol           |                                        | C <sub>L</sub> = | C <sub>L</sub> = 15 pF |     |  |
|------------------|----------------------------------------|------------------|------------------------|-----|--|
|                  | Parameter                              | R <sub>L</sub> = | $R_L = 2 k\Omega$      |     |  |
|                  |                                        | Min              | Max                    | İ   |  |
| f <sub>MAX</sub> | Maximum Clock Frequency                | 30               |                        | MHz |  |
| t <sub>PLH</sub> | Propagation Delay                      |                  | 24                     |     |  |
| t <sub>PHL</sub> | CP to Q <sub>n</sub>                   |                  | 24                     | ns  |  |
| t <sub>PLH</sub> | Propagation Delay MR to Q <sub>n</sub> |                  | 27                     | ns  |  |









20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com