

## E Series Power MOSFET

| PRODUCT SUMMARY                |                       |
|--------------------------------|-----------------------|
| $V_{DS}$ (V) at $T_J$ max.     | 550                   |
| $R_{DS(on)}$ max. at 25 °C (Ω) | $V_{GS} = 10$ V 0.380 |
| $Q_g$ max. (nC)                | 50                    |
| $Q_{gs}$ (nC)                  | 6                     |
| $Q_{gd}$ (nC)                  | 10                    |
| Configuration                  | Single                |

### FEATURES

- Low figure-of-merit (FOM)  $R_{on} \times Q_g$
- Low input capacitance ( $C_{iss}$ )
- Reduced switching and conduction losses
- Low gate charge ( $Q_g$ )
- Avalanche energy rated (UIS)
- Material categorization: for definitions of compliance please see [www.vishay.com/doc?99912](http://www.vishay.com/doc?99912)



**RoHS**  
COMPLIANT  
**HALOGEN**  
**FREE**



### APPLICATIONS

- Computing
  - PC silver box / ATX power supplies
- Lighting
  - Two stage LED lighting
- Consumer electronics
- Applications using hard switched topologies
  - Power factor correction (PFC)
  - Two switch forward converter
  - Flyback converter
- Switch mode power supplies (SMPS)

### ORDERING INFORMATION

|                                 |                |
|---------------------------------|----------------|
| Package                         | DPAK (TO-252)  |
| Lead (Pb)-free and Halogen-free | SiHD12N50E-GE3 |

### ABSOLUTE MAXIMUM RATINGS ( $T_C = 25$ °C, unless otherwise noted)

| PARAMETER                                                 | SYMBOL                          | LIMIT       | UNIT |
|-----------------------------------------------------------|---------------------------------|-------------|------|
| Drain-Source Voltage                                      | $V_{DS}$                        | 500         | V    |
| Gate-Source Voltage                                       | $V_{GS}$                        | $\pm 30$    |      |
| Continuous Drain Current ( $T_J = 150$ °C)                | $V_{GS}$ at 10 V                | 10.5        | A    |
|                                                           |                                 | 6.6         |      |
| Pulsed Drain Current <sup>a</sup>                         | $I_{DM}$                        | 21          |      |
| Linear Derating Factor                                    |                                 | 0.91        | W/°C |
| Single Pulse Avalanche Energy <sup>b</sup>                | $E_{AS}$                        | 103         | mJ   |
| Maximum Power Dissipation                                 | $P_D$                           | 114         | W    |
| Operating Junction and Storage Temperature Range          | $T_J, T_{stg}$                  | -55 to +150 | °C   |
| Drain-Source Voltage Slope                                | $V_{DS} = 0$ V to 80 % $V_{DS}$ | dV/dt       | V/ns |
| Reverse Diode dV/dt <sup>d</sup>                          |                                 | 70          |      |
| Reverse Diode dV/dt <sup>d</sup>                          |                                 | 27          |      |
| Soldering Recommendations (Peak Temperature) <sup>c</sup> | for 10 s                        | 300         | °C   |

#### Notes

- Repetitive rating; pulse width limited by maximum junction temperature.
- $V_{DD} = 50$  V, starting  $T_J = 25$  °C,  $L = 28.2$  mH,  $R_g = 25$  Ω,  $I_{AS} = 2.7$  A.
- 1.6 mm from case.
- $I_{SD} \leq I_D$ ,  $dI/dt = 100$  A/μs, starting  $T_J = 25$  °C.

### THERMAL RESISTANCE RATINGS

| PARAMETER                        | SYMBOL     | TYP. | MAX. | UNIT |
|----------------------------------|------------|------|------|------|
| Maximum Junction-to-Ambient      | $R_{thJA}$ | -    | 62   | °C/W |
| Maximum Junction-to-Case (Drain) | $R_{thJC}$ | -    | 1.1  |      |

| <b>SPECIFICATIONS</b> ( $T_J = 25^\circ\text{C}$ , unless otherwise noted) |                     |                                                                                                                      |                                                |      |       |           |                           |
|----------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------|-------|-----------|---------------------------|
| PARAMETER                                                                  | SYMBOL              | TEST CONDITIONS                                                                                                      |                                                | MIN. | TYP.  | MAX.      | UNIT                      |
| <b>Static</b>                                                              |                     |                                                                                                                      |                                                |      |       |           |                           |
| Drain-Source Breakdown Voltage                                             | $V_{DS}$            | $V_{GS} = 0 \text{ V}$ , $I_D = 250 \mu\text{A}$                                                                     |                                                | 500  | -     | -         | V                         |
| $V_{DS}$ Temperature Coefficient                                           | $\Delta V_{DS}/T_J$ | Reference to $25^\circ\text{C}$ , $I_D = 1 \text{ mA}$                                                               |                                                | -    | 0.60  | -         | $\text{V}/^\circ\text{C}$ |
| Gate-Source Threshold Voltage (N)                                          | $V_{GS(\text{th})}$ | $V_{DS} = V_{GS}$ , $I_D = 250 \mu\text{A}$                                                                          |                                                | 2.0  | -     | 4.0       | V                         |
| Gate-Source Leakage                                                        | $I_{GSS}$           | $V_{GS} = \pm 20 \text{ V}$                                                                                          |                                                | -    | -     | $\pm 100$ | nA                        |
|                                                                            |                     | $V_{GS} = \pm 30 \text{ V}$                                                                                          |                                                | -    | -     | $\pm 1$   | $\mu\text{A}$             |
| Zero Gate Voltage Drain Current                                            | $I_{DSS}$           | $V_{DS} = 500 \text{ V}$ , $V_{GS} = 0 \text{ V}$                                                                    |                                                | -    | -     | 1         | $\mu\text{A}$             |
|                                                                            |                     | $V_{DS} = 400 \text{ V}$ , $V_{GS} = 0 \text{ V}$ , $T_J = 125^\circ\text{C}$                                        |                                                | -    | -     | 10        |                           |
| Drain-Source On-State Resistance                                           | $R_{DS(\text{on})}$ | $V_{GS} = 10 \text{ V}$                                                                                              | $I_D = 6 \text{ A}$                            | -    | 0.330 | 0.380     | $\Omega$                  |
| Forward Transconductance                                                   | $g_{fs}$            | $V_{DS} = 30 \text{ V}$ , $I_D = 6 \text{ A}$                                                                        |                                                | -    | 3.1   | -         | S                         |
| <b>Dynamic</b>                                                             |                     |                                                                                                                      |                                                |      |       |           |                           |
| Input Capacitance                                                          | $C_{iss}$           | $V_{GS} = 0 \text{ V}$ ,<br>$V_{DS} = 100 \text{ V}$ ,<br>$f = 1 \text{ MHz}$                                        |                                                | -    | 886   | -         | $\text{pF}$               |
| Output Capacitance                                                         | $C_{oss}$           |                                                                                                                      |                                                | -    | 52    | -         |                           |
| Reverse Transfer Capacitance                                               | $C_{rss}$           |                                                                                                                      |                                                | -    | 6     | -         |                           |
| Effective Output Capacitance, Energy Related <sup>a</sup>                  | $C_{o(er)}$         | $V_{DS} = 0 \text{ V to } 400 \text{ V}$ , $V_{GS} = 0 \text{ V}$                                                    |                                                | -    | 45    | -         |                           |
| Effective Output Capacitance, Time Related <sup>b</sup>                    | $C_{o(tr)}$         |                                                                                                                      |                                                | -    | 131   | -         |                           |
| Total Gate Charge                                                          | $Q_g$               |                                                                                                                      |                                                | -    | 25    | 50        | $\text{nC}$               |
| Gate-Source Charge                                                         | $Q_{gs}$            | $V_{GS} = 10 \text{ V}$                                                                                              | $I_D = 6 \text{ A}$ , $V_{DS} = 400 \text{ V}$ | -    | 6     | -         |                           |
| Gate-Drain Charge                                                          | $Q_{gd}$            |                                                                                                                      |                                                | -    | 10    | -         |                           |
| Turn-On Delay Time                                                         | $t_{d(on)}$         |                                                                                                                      |                                                | -    | 13    | 26        | $\text{ns}$               |
| Rise Time                                                                  | $t_r$               | $V_{DD} = 400 \text{ V}$ , $I_D = 6 \text{ A}$ ,<br>$V_{GS} = 10 \text{ V}$ , $R_g = 9.1 \Omega$                     |                                                | -    | 16    | 32        |                           |
| Turn-Off Delay Time                                                        | $t_{d(off)}$        |                                                                                                                      |                                                | -    | 29    | 58        |                           |
| Fall Time                                                                  | $t_f$               |                                                                                                                      |                                                | -    | 12    | 24        |                           |
| Gate Input Resistance                                                      | $R_g$               | $f = 1 \text{ MHz}$ , open drain                                                                                     |                                                | -    | 0.92  | -         | $\Omega$                  |
| <b>Drain-Source Body Diode Characteristics</b>                             |                     |                                                                                                                      |                                                |      |       |           |                           |
| Continuous Source-Drain Diode Current                                      | $I_s$               | MOSFET symbol showing the integral reverse p - n junction diode                                                      |                                                | -    | -     | 10.5      | $\text{A}$                |
| Pulsed Diode Forward Current                                               | $I_{SM}$            |                                                                                                                      |                                                | -    | -     | 21        |                           |
| Diode Forward Voltage                                                      | $V_{SD}$            | $T_J = 25^\circ\text{C}$ , $I_s = 7.5 \text{ A}$ , $V_{GS} = 0 \text{ V}$                                            |                                                | -    | -     | 1.2       | V                         |
| Reverse Recovery Time                                                      | $t_{rr}$            | $T_J = 25^\circ\text{C}$ , $I_F = I_s = 6 \text{ A}$ ,<br>$dI/dt = 100 \text{ A}/\mu\text{s}$ , $V_R = 25 \text{ V}$ |                                                | -    | 244   | -         | ns                        |
| Reverse Recovery Charge                                                    | $Q_{rr}$            |                                                                                                                      |                                                | -    | 2.5   | -         | $\mu\text{C}$             |
| Reverse Recovery Current                                                   | $I_{RRM}$           |                                                                                                                      |                                                | -    | 19    | -         | A                         |

**Notes**

- a.  $C_{oss(er)}$  is a fixed capacitance that gives the same energy as  $C_{oss}$  while  $V_{DS}$  is rising from 0 % to 80 %  $V_{DSS}$ .  
b.  $C_{oss(tr)}$  is a fixed capacitance that gives the same charging time as  $C_{oss}$  while  $V_{DS}$  is rising from 0 % to 80 %  $V_{DSS}$ .

**TYPICAL CHARACTERISTICS** (25 °C, unless otherwise noted)

**Fig. 1 - Typical Output Characteristics**

**Fig. 4 - Normalized On-Resistance vs. Temperature**

**Fig. 2 - Typical Output Characteristics**

**Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage**

**Fig. 3 - Typical Transfer Characteristics**

**Fig. 6 -  $C_{oss}$  and  $E_{oss}$  vs.  $V_{DS}$**



Fig. 7 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 10 - Maximum Drain Current vs. Case Temperature



Fig. 8 - Typical Source-Drain Diode Forward Voltage



Fig. 11 - Temperature vs. Drain-to-Source Voltage



Fig. 9 - Maximum Safe Operating Area



**Fig. 12 - Normalized Thermal Transient Impedance, Junction-to-Case**



**Fig. 13 - Switching Time Test Circuit**



**Fig. 16 - Unclamped Inductive Waveforms**



**Fig. 14 - Switching Time Waveforms**



**Fig. 17 - Basic Gate Charge Waveform**



**Fig. 15 - Unclamped Inductive Test Circuit**



**Fig. 18 - Gate Charge Test Circuit**

**Peak Diode Recovery dV/dt Test Circuit**

**Note**

a.  $V_{GS} = 5 \text{ V}$  for logic level devices

**Fig. 19 - For N-Channel**

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see [www.vishay.com/ppg?91636](http://www.vishay.com/ppg?91636).

### TO-252AA (HIGH VOLTAGE)



| DIM. | MILLIMETERS |       | INCHES    |       |
|------|-------------|-------|-----------|-------|
|      | MIN.        | MAX.  | MIN.      | MAX.  |
| E    | 6.40        | 6.73  | 0.252     | 0.265 |
| L    | 1.40        | 1.77  | 0.055     | 0.070 |
| L1   | 2.743 REF   |       | 0.108 REF |       |
| L2   | 0.508 BSC   |       | 0.020 BSC |       |
| L3   | 0.89        | 1.27  | 0.035     | 0.050 |
| L4   | 0.64        | 1.01  | 0.025     | 0.040 |
| D    | 6.00        | 6.22  | 0.236     | 0.245 |
| H    | 9.40        | 10.40 | 0.370     | 0.409 |
| b    | 0.64        | 0.88  | 0.025     | 0.035 |
| b2   | 0.77        | 1.14  | 0.030     | 0.045 |
| b3   | 5.21        | 5.46  | 0.205     | 0.215 |
| e    | 2.286 BSC   |       | 0.090 BSC |       |
| A    | 2.20        | 2.38  | 0.087     | 0.094 |
| A1   | 0.00        | 0.13  | 0.000     | 0.005 |
| c    | 0.45        | 0.60  | 0.018     | 0.024 |
| c2   | 0.45        | 0.58  | 0.018     | 0.023 |
| D1   | 5.30        | -     | 0.209     | -     |
| E1   | 4.40        | -     | 0.173     | -     |
| θ    | 0'          | 10'   | 0'        | 10'   |

ECN: S-81965-Rev. A, 15-Sep-08  
DWG: 5973

#### Notes

1. Package body sizes exclude mold flash, protrusion or gate burrs. Mold flash, protrusion or gate burrs shall not exceed 0.10 mm per side.
2. Package body sizes determined at the outermost extremes of the plastic body exclusive of mold flash, gate burrs and interlead flash, but including any mismatch between the top and bottom of the plastic body.
3. The package top may be smaller than the package bottom.
4. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.10 mm total in excess of "b" dimension at maximum material condition. The dambar cannot be located on the lower radius of the foot.

## RECOMMENDED MINIMUM PADS FOR DPAK (TO-252)



**Recommended Minimum Pads  
Dimensions in Inches/(mm)**

[Return to Index](#)

## **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.