

To our customers,

---

## Old Company Name in Catalogs and Other Documents

---

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <http://www.renesas.com>

April 1<sup>st</sup>, 2010  
Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (<http://www.renesas.com>)

Send any inquiries to <http://www.renesas.com/inquiry>.

## Notice

1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.

(Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# HM62V8100I Series

## Wide Temperature Range Version

8 M SRAM (1024-kword × 8-bit)

ADE-203-1278B (Z)  
Rev.2.00  
Nov.02.2009

### Description

The HM62V8100I Series is 8-Mbit static RAM organized 1,048,576-word × 8-bit. HM62V8100I Series has realized higher density, higher performance and low power consumption by employing Hi-CMOS process technology. It offers low power standby power dissipation; therefore, it is suitable for battery backup systems. It is packaged package with 0.75 mm bump pitch or standard 44-pin TSOP II for high density surface mounting.

### Features

- Single 3.0 V supply: 2.7 V to 3.6 V
- Fast access time: 55 ns (Max)
- Power dissipation:
  - Active: 6.0 mW/MHz (Typ)
  - Standby: 1.5  $\mu$ W (Typ)
- Completely static memory.
  - No clock or timing strobe required
- Equal access and cycle times
- Common data input and output.
  - Three state output
- Battery backup operation.
  - 2 chip selection for battery backup
- Temperature range: -40 to +85°C

## **Ordering Information**

| Type No.          | Access time | Package                                                     |
|-------------------|-------------|-------------------------------------------------------------|
| HM62V8100LTTI-5   | 55 ns       | 400-mil 44pin plastic TSOP II (normal-bend type) (TTP-44DE) |
| HM62V8100LTTI-5SL | 55 ns       |                                                             |

## Pin Arrangement



## Pin Description

| Pin name        | Function          |
|-----------------|-------------------|
| A0 to A19       | Address input     |
| I/O0 to I/O7    | Data input/output |
| CS1             | Chip select 1     |
| CS2             | Chip select 2     |
| WE              | Write enable      |
| OE              | Output enable     |
| V <sub>cc</sub> | Power supply      |
| V <sub>ss</sub> | Ground            |
| NC              | No connection     |

## Block Diagram



**Operation Table**

| CS1 | CS2 | WE | OE | I/O0 to I/O7 | Operation      |
|-----|-----|----|----|--------------|----------------|
| H   | x   | x  | x  | High-Z       | Standby        |
| x   | L   | x  | x  | High-Z       | Standby        |
| L   | H   | H  | L  | Dout         | Read           |
| L   | H   | L  | x  | Din          | Write          |
| L   | H   | H  | H  | High-Z       | Output disable |

Note: H:  $V_{IH}$ , L:  $V_{IL}$ , x:  $V_{IH}$  or  $V_{IL}$

**Absolute Maximum Ratings**

| Parameter                                        | Symbol   | Value                                            | Unit |
|--------------------------------------------------|----------|--------------------------------------------------|------|
| Power supply voltage relative to $V_{SS}$        | $V_{CC}$ | –0.5 to + 4.6                                    | V    |
| Terminal voltage on any pin relative to $V_{SS}$ | $V_T$    | –0.5 <sup>1</sup> to $V_{CC}$ + 0.3 <sup>2</sup> | V    |
| Power dissipation                                | $P_T$    | 1.0                                              | W    |
| Storage temperature range                        | Tstg     | –55 to +125                                      | °C   |
| Storage temperature range under bias             | Tbias    | –40 to +85                                       | °C   |

Notes: 1.  $V_T$  min: –3.0 V for pulse half-width  $\leq$  30 ns.

2. Maximum voltage is +4.6 V.

**DC Operating Conditions**

| Parameter                 | Symbol   | Min  | Typ | Max            | Unit | Note |
|---------------------------|----------|------|-----|----------------|------|------|
| Supply voltage            | $V_{CC}$ | 2.7  | 3.0 | 3.6            | V    |      |
|                           | $V_{SS}$ | 0    | 0   | 0              | V    |      |
| Input high voltage        | $V_{IH}$ | 2.2  | —   | $V_{CC}$ + 0.3 | V    |      |
| Input low voltage         | $V_{IL}$ | –0.3 | —   | 0.6            | V    | 1    |
| Ambient temperature range | Ta       | –40  | —   | 85             | °C   |      |

Note: 1.  $V_{IL}$  min: –3.0 V for pulse half-width  $\leq$  30 ns.

## DC Characteristics

| Parameter                 | Symbol         | Min | Typ <sup>*1</sup> | Max | Unit | Test conditions                                                                                                                                                     |
|---------------------------|----------------|-----|-------------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input leakage current     | $ I_{LI} $     | —   | —                 | 1   | µA   | $V_{in} = V_{SS}$ to $V_{CC}$                                                                                                                                       |
| Output leakage current    | $ I_{LO} $     | —   | —                 | 1   | µA   | $\overline{CS1} = V_{IH}$ or $CS2 = V_{IL}$ or<br>$\overline{OE} = V_{IH}$ or $\overline{WE} = V_{IL}$ , or<br>$V_{I/O} = V_{SS}$ to $V_{CC}$                       |
| Operating current         | $I_{CC}$       | —   | —                 | 20  | mA   | $\overline{CS1} = V_{IL}$ , $CS2 = V_{IH}$ ,<br>Others = $V_{IH}/V_{IL}$ , $I_{I/O} = 0$ mA                                                                         |
| Average operating current | $I_{CC1}$      | —   | 14                | 25  | mA   | Min. cycle, duty = 100%,<br>$I_{I/O} = 0$ mA, $\overline{CS1} = V_{IL}$ , $CS2 = V_{IH}$ ,<br>Others = $V_{IH}/V_{IL}$                                              |
|                           | $I_{CC2}$      | —   | 2                 | 4   | mA   | Cycle time = 1 µs, duty = 100%,<br>$I_{I/O} = 0$ mA, $\overline{CS1} \leq 0.2$ V,<br>$CS2 \geq V_{CC} - 0.2$ V<br>$V_{IH} \geq V_{CC} - 0.2$ V, $V_{IL} \leq 0.2$ V |
| Standby current           | $I_{SB}$       | —   | 0.1               | 0.3 | mA   | $CS2 = V_{IL}$                                                                                                                                                      |
| Standby current           | $I_{SB1}^{*2}$ | —   | 0.5               | 25  | µA   | 0 V ≤ $V_{in}$<br>(1) 0 V ≤ $CS2 \leq 0.2$ V or<br>(2) $\overline{CS1} \geq V_{CC} - 0.2$ V,<br>$CS2 \geq V_{CC} - 0.2$ V                                           |
|                           | $I_{SB1}^{*3}$ | —   | 0.5               | 10  | µA   |                                                                                                                                                                     |
| Output high voltage       | $V_{OH}$       | 2.2 | —                 | —   | V    | $I_{OH} = -1$ mA                                                                                                                                                    |
| Output low voltage        | $V_{OL}$       | —   | —                 | 0.4 | V    | $I_{OL} = 2$ mA                                                                                                                                                     |

Note: 1. Typical values are at  $V_{CC} = 3.0$  V,  $T_a = +25^\circ\text{C}$  and not guaranteed.

2. This characteristic is guaranteed only for L version.

3. This characteristic is guaranteed only for L-SL version.

Capacitance ( $T_a = +25^\circ\text{C}$ ,  $f = 1.0$  MHz)

| Parameter                | Symbol    | Min | Typ | Max | Unit | Test conditions | Note |
|--------------------------|-----------|-----|-----|-----|------|-----------------|------|
| Input capacitance        | $C_{in}$  | —   | —   | 8   | pF   | $V_{in} = 0$ V  | 1    |
| Input/output capacitance | $C_{I/O}$ | —   | —   | 10  | pF   | $V_{I/O} = 0$ V | 1    |

Note: 1. This parameter is sampled and not 100% tested.

**AC Characteristics (Ta = -40 to +85°C, VCC = 2.7 V to 3.6 V, unless otherwise noted.)****Test Conditions**

- Input pulse levels:  $V_{IL} = 0.4$  V,  $V_{IH} = 2.2$  V
- Input rise and fall time: 5 ns
- Input and output timing reference levels: 1.5 V
- Output load: See figures (Including scope and jig)



## Read Cycle

| Parameter                          | Symbol     | HM62V8100I |    |    | Notes   |
|------------------------------------|------------|------------|----|----|---------|
|                                    |            | -5         | —  | ns |         |
| Read cycle time                    | $t_{RC}$   | 55         | —  | ns |         |
| Address access time                | $t_{AA}$   | —          | 55 | ns |         |
| Chip select access time            | $t_{ACS1}$ | —          | 55 | ns |         |
|                                    | $t_{ACS2}$ | —          | 55 | ns |         |
| Output enable to output valid      | $t_{OE}$   | —          | 35 | ns |         |
| Output hold from address change    | $t_{OH}$   | 10         | —  | ns |         |
| Chip select to output in low-Z     | $t_{CLZ1}$ | 10         | —  | ns | 2, 3    |
|                                    | $t_{CLZ2}$ | 10         | —  | ns | 2, 3    |
| Output enable to output in low-Z   | $t_{OLZ}$  | 5          | —  | ns | 2, 3    |
| Chip deselect to output in high-Z  | $t_{CHZ1}$ | 0          | 20 | ns | 1, 2, 3 |
|                                    | $t_{CHZ2}$ | 0          | 20 | ns | 1, 2, 3 |
| Output disable to output in high-Z | $t_{OHZ}$  | 0          | 20 | ns | 1, 2, 3 |

## Write Cycle

| Parameter                          | Symbol    | HM62V8100I |    |    | Notes |
|------------------------------------|-----------|------------|----|----|-------|
|                                    |           | -5         |    |    |       |
| Write cycle time                   | $t_{WC}$  | 55         | —  | ns |       |
| Address valid to end of write      | $t_{AW}$  | 50         | —  | ns |       |
| Chip selection to end of write     | $t_{CW}$  | 50         | —  | ns | 5     |
| Write pulse width                  | $t_{WP}$  | 40         | —  | ns | 4     |
| Address setup time                 | $t_{AS}$  | 0          | —  | ns | 6     |
| Write recovery time                | $t_{WR}$  | 0          | —  | ns | 7     |
| Data to write time overlap         | $t_{DW}$  | 25         | —  | ns |       |
| Data hold from write time          | $t_{DH}$  | 0          | —  | ns |       |
| Output active from end of write    | $t_{OW}$  | 5          | —  | ns | 2     |
| Output disable to output in High-Z | $t_{OHZ}$ | 0          | 20 | ns | 1, 2  |
| Write to output in high-Z          | $t_{WHZ}$ | 0          | 20 | ns | 1, 2  |

Notes:

1.  $t_{CHZ}$ ,  $t_{OHZ}$  and  $t_{WHZ}$  are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels.
2. This parameter is sampled and not 100% tested.
3. At any given temperature and voltage condition,  $t_{HZ}$  max is less than  $t_{LZ}$  min both for a given device and from device to device.
4. A write occurs during the overlap of a low  $\overline{CS1}$ , a high  $CS2$ , a low  $\overline{WE}$ . A write begins at the latest transition among  $\overline{CS1}$  going low,  $CS2$  going high,  $\overline{WE}$  going low. A write ends at the earliest transition among  $\overline{CS1}$  going high,  $CS2$  going low,  $\overline{WE}$  going high.  $t_{WP}$  is measured from the beginning of write to the end of write.
5.  $t_{CW}$  is measured from the later of  $\overline{CS1}$  going low or  $CS2$  going high to the end of write.
6.  $t_{AS}$  is measured from the address valid to the beginning of write.
7.  $t_{WR}$  is measured from the earliest of  $\overline{CS1}$  or  $\overline{WE}$  going high or  $CS2$  going low to the end of write cycle.

## Timing Waveform

## Read Cycle



Write Cycle (1) ( $\overline{\text{WE}}$  Clock)

Write Cycle (2) (CS Clock,  $\overline{OE} = VIH$ )

## Low VCC Data Retention Characteristics (Ta = -40 to +85°C)

| Parameter                            | Symbol                          | Min                           | Typ <sup>*4</sup> | Max | Unit | Test conditions <sup>*3</sup>                                                                                                                    |
|--------------------------------------|---------------------------------|-------------------------------|-------------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> for data retention   | V <sub>DR</sub>                 | 2.0                           | —                 | 3.6 | V    | V <sub>in</sub> ≥ 0V<br>(1) 0 V ≤ CS2 ≤ 0.2 V or<br>(2) CS2 ≥ V <sub>CC</sub> – 0.2 V<br>CS1 ≥ V <sub>CC</sub> – 0.2 V                           |
| Data retention current               | I <sub>CCDR</sub> <sup>*1</sup> | —                             | 0.5               | 25  | μA   | V <sub>CC</sub> = 3.0 V, V <sub>in</sub> ≥ 0V<br>(1) 0 V ≤ CS2 ≤ 0.2 V or<br>(2) CS2 ≥ V <sub>CC</sub> – 0.2 V,<br>CS1 ≥ V <sub>CC</sub> – 0.2 V |
|                                      | I <sub>CCDR</sub> <sup>*2</sup> | —                             | 0.5               | 10  | μA   |                                                                                                                                                  |
| Chip deselect to data retention time | t <sub>CDR</sub>                | 0                             | —                 | —   | ns   | See retention waveform                                                                                                                           |
| Operation recovery time              | t <sub>R</sub>                  | t <sub>RC</sub> <sup>*5</sup> | —                 | —   | ns   |                                                                                                                                                  |

Notes: 1. This characteristic is guaranteed only for L version.

2. This characteristic is guaranteed only for L-SL version.

3. CS2 controls address buffer,  $\overline{WE}$  buffer,  $\overline{CS1}$  buffer,  $\overline{OE}$  buffer and Din buffer. If CS2 controls data retention mode, Vin levels (address, WE, OE, CS1, I/O) can be in the high impedance state. If  $\overline{CS1}$  controls data retention mode, CS2 must be CS2 ≥ V<sub>CC</sub> – 0.2 V or 0 V ≤ CS2 ≤ 0.2 V. The other input levels (address,  $\overline{WE}$ ,  $\overline{OE}$ , I/O) can be in the high impedance state.

4. Typical values are at V<sub>CC</sub> = 3.0 V, Ta = +25°C and not guaranteed.

5. t<sub>RC</sub> = read cycle time.

Low VCC Data Retention Timing Waveform (1) ( $\overline{\text{CS1}}$  Controlled)

## Low VCC Data Retention Timing Waveform (2) (CS2 Controlled)



## Package Dimensions

## HM62V8100LTTI Series (TTP-44DE)



## Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

### Notes:

1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website (<http://www.renesas.com>).
5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guarantees regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human lifeRenesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.
9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.



### RENESAS SALES OFFICES

<http://www.renesas.com>

Refer to "<http://www.renesas.com/en/network>" for the latest and detailed information.

**Renesas Technology America, Inc.**  
450 Holger Way, San Jose, CA 95134-1368, U.S.A  
Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

**Renesas Technology Europe Limited**  
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.  
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

**Renesas Technology (Shanghai) Co., Ltd.**  
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120  
Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

**Renesas Technology Hong Kong Ltd.**  
7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong  
Tel: <852> 2265-6688, Fax: <852> 2377-3473

**Renesas Technology Taiwan Co., Ltd.**  
10th Floor, No.99, Fushing North Road, Taipei, Taiwan  
Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

**Renesas Technology Singapore Pte. Ltd.**  
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632  
Tel: <65> 6213-0200, Fax: <65> 6278-8001

**Renesas Technology Korea Co., Ltd.**  
Kukje Center Bldg. 18th Fl, 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea  
Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

**Renesas Technology Malaysia Sdn. Bhd**  
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia  
Tel: <603> 7955-9390, Fax: <603> 7955-9510