# CMOS STATIC RAM 256K (32K x 8-BIT)

IDT71256S IDT71256L

#### **FEATURES:**

- · High-speed address/chip select time
- Military: 25/30/35/45/55/70/85/100/120/150ns (max.)
- Commercial: 20/25/35/45ns (max.) Low Power only.
- Low-power operation
- Battery Backup operation 2V data retention
- Produced with advanced high-performance CMOS technology
- Input and output directly TTL-compatible
- Available in standard 28-pin (300 or 600 mil) ceramic DIP, 28-pin (600 mil) plastic DIP, 28-pin (300 mil) SOJ and 32-pin LCC
- Military product compliant to MIL-STD-883, Class B

#### **DESCRIPTION:**

The IDT71256 is a 262,144-bit high-speed static RAM organized as 32K x 8. It is fabricated using IDT's high-performance, high-reliability CMOS technology.

Address access times as fast as 20ns are available with power consumption of only 350mW (typ.). The circuit also offers a reduced power standby mode. When  $\overline{\text{CS}}$  goes HIGH, the circuit will automatically go to, and remain in, a low-power standby mode as long as  $\overline{\text{CS}}$  remains HIGH. In the full standby mode, the low-power device consumes less than 15 $\mu\text{W}$ , typically. This capability provides significant system level power and cooling savings. The low-power (L) version also offers a battery backup data retention capability where the circuit typically consumes only  $5\mu\text{W}$  when operating off a 2V battery.

The IDT71256 is packaged in a 28-pin (300 or 600 mil) ceramic DIP, a 28-pin 300 mil J-bend SOIC, and a 28-pin (600 mil) plastic DIP, and 32-pin LCC providing high board-level packing densities.

The IDT71256 military RAM is manufactured in compliance with the latest revision of MIL-STD-883, Class B, making it ideally suited to military temperature applications demanding the highest level of performance and reliability.

#### **FUNCTIONAL BLOCK DIAGRAM**



The IDT logo is a registered trademark of Integrated Device Technology, Inc.

**AUGUST 1996** 

#### **PIN CONFIGURATIONS**



#### DIP/SOJ TOP VIEW



32-Pin LCC TOP VIEW

## TRUTH TABLE(1)

| WE | <u>CS</u> | ŌĒ | I/O    | Function        |
|----|-----------|----|--------|-----------------|
| Х  | Н         | Х  | High-Z | Standby (ISB)   |
| Х  | VHC       | Х  | High-Z | Standby (ISB1)  |
| Н  | L         | Н  | High-Z | Output Disabled |
| Н  | L         | L  | Dout   | Read Data       |
| L  | L         | Х  | DIN    | Write Data      |

**NOTE:**1. H = VIH, L = VIL, X = Don't Care

2946 tbl 02

### ABSOLUTE MAXIMUM RATINGS(1)

| Symbol | Rating                               | Com'l.       | Mil.         | Unit |
|--------|--------------------------------------|--------------|--------------|------|
| VTERM  | Terminal Voltage with Respect to GND | -0.5 to +7.0 | -0.5 to +7.0 | ٧    |
| ТА     | Operating<br>Temperature             | 0 to +70     | -55 to +125  | °C   |
| TBIAS  | Temperature<br>Under Bias            | -55 to +125  | -65 to +135  | ç    |
| Тѕтс   | Storage<br>Temperature               | -55 to +125  | -65 to +150  | °C   |
| Рт     | Power Dissipation                    | 1.0          | 1.0          | W    |
| Іоит   | DC Output<br>Current                 | 50           | 50           | mA   |

NOTE:

2946 tbl 03

 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **PIN DESCRIPTIONS**

| Name      | Description       |
|-----------|-------------------|
| A0-A14    | Addresses         |
| I/O0–I/O7 | Data Input/Output |
| cs        | Chip Select       |
| WE        | Write Enable      |
| ŌĒ        | Output Enable     |
| GND       | Ground            |
| VCC       | Power             |

2946 tbl 01

### CAPACITANCE (TA = +25°C, f = 1.0MHz)

| Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit |  |
|--------|--------------------------|------------|------|------|--|
| CIN    | Input Capacitance        | VIN = 0V   | 11   | pF   |  |
| CI/O   | I/O Capacitance          | Vout = 0V  | 11   | pF   |  |

NOTE:

2046 thi 04

 This parameter is determined by device characterization, but is not production tested.

7.2

# RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| Grade      | Temperature     | GND | Vcc        |  |  |
|------------|-----------------|-----|------------|--|--|
| Military   | –55°C to +125°C | 0V  | 5.0V ± 10% |  |  |
| Commercial | 0°C to +70°C    | 0V  | 5.0V ± 10% |  |  |

2946 tbl 05

# RECOMMENDED DC OPERATING CONDITIONS

| Symbol | Parameter          | Min.         | Тур. | Max. | Unit |
|--------|--------------------|--------------|------|------|------|
| Vcc    | Supply Voltage     | 4.5          | 5.0  | 5.5  | V    |
| GND    | Supply Voltage     | 0            | 0    | 0    | V    |
| VIH    | Input High Voltage | 2.2          | _    | 6.0  | V    |
| VIL    | Input Low Voltage  | $-0.5^{(1)}$ | _    | 0.8  | V    |

NOTE:

2046 thi 06

# DC ELECTRICAL CHARACTERISTICS(1, 2)

 $(VCC = 5.0V \pm 10\%, VLC = 0.2V, VHC = VCC - 0.2V)$ 

|                       |                                                                                                      |       | 71256S/L20 |      | 71256S/L25 |      | 71256S/L30 |      | 71256S/L35 |      |      |
|-----------------------|------------------------------------------------------------------------------------------------------|-------|------------|------|------------|------|------------|------|------------|------|------|
| Symbol                | Parameter                                                                                            | Power | Com'l.     | Mil. | Com'l.     | Mil. | Com'l.     | Mil. | Com'l.     | Mil. | Unit |
| CS ≤ VIL, Outputs Ope | Dynamic Operating Current                                                                            | S     | _          | _    | _          | 150  | _          | 145  | _          | 140  | mA   |
|                       | VCC = Max., $f = f_{MAX}^{(2)}$                                                                      | L     | 135        | _    | 115        | 130  | _          | 125  | 105        | 120  |      |
|                       | Standby Power Supply Current (TTL Level) CS ≥ VIH, VCC = Max., Outputs Open, f = fMAX <sup>(2)</sup> | S     | _          | _    | _          | 20   | _          | 20   | _          | 20   | mA   |
|                       |                                                                                                      | L     | 3          | _    | 3          | 3    |            | 3    | 3          | 3    |      |
|                       | Full Standby Power Supply Current (CMOS Level)  CS ≥ VHC, VCC = Max., f = 0                          | S     | _          | _    | _          | 20   | _          | 20   | _          | 20   | mA   |
|                       |                                                                                                      | L     | 0.4        | _    | 0.4        | 1.5  | _          | 1.5  | 0.4        | 1.5  |      |

|                                 |                                                                |       | 712568 | 71256S/L45 |        | 71256S/L55 |        | 71256S/L70 |        | 71256S/L85 <sup>(3)</sup> |        | 71256S/L100 <sup>(3)</sup> |      |
|---------------------------------|----------------------------------------------------------------|-------|--------|------------|--------|------------|--------|------------|--------|---------------------------|--------|----------------------------|------|
| Symbol                          | Parameter                                                      | Power | Com'l. | Mil.       | Com'l. | Mil.       | Com'l. | Mil.       | Com'l. | Mil.                      | Com'l. | Mil.                       | Unit |
| Icc                             | Icc Dynamic Operating Current<br>CS ≤ VIL, Outputs Open        | S     | _      | 135        | _      | 135        | _      | 135        | _      | 135                       | _      | 135                        | mA   |
| VCC = Max., $f = f_{MAX}^{(2)}$ | L                                                              | 100   | 115    | _          | 115    | _          | 115    | _          | 115    | _                         | 115    |                            |      |
| ISB                             | Standby Power Supply<br>Current (TTL Level)                    | S     | _      | 20         | _      | 20         | _      | 20         |        | 20                        | _      | 20                         | mA   |
|                                 | CS ≥ VIH, VCC = Max.,<br>Outputs Open, f = fMax <sup>(2)</sup> | L     | 3      | 3          | _      | 3          | _      | 3          |        | 3                         | _      | 3                          |      |
| ISB1                            | ISB1 Full Standby Power Supply Current (CMOS Level)            | S     |        | 20         | _      | 20         | _      | 20         | _      | 20                        | _      | 20                         | mA   |
|                                 | $\overline{CS} \ge VHC$ , $VCC = Max.$ , $f = 0$               | L     | 0.4    | 1.5        | _      | 1.5        | _      | 1.5        | _      | 1.5                       | _      | 1.5                        |      |

#### NOTES:

2946 tbl 07

- 1. All values are maximum guaranteed values.
- 2. fmax = 1/trc, all address inputs cycling at fmax; f = 0 means no address pins are cycling.
- 3. Also available: 120 and 150 ns military devices.

7.2

<sup>1.</sup> VIL (min.) = -3.0V for pulse width less than 20ns, once per cycle.

#### **AC TEST CONDITIONS**

| Input Pulse Levels            | GND to 3.0V         |
|-------------------------------|---------------------|
| Input Rise/Fall Times         | 5ns                 |
| Input Timing Reference Levels | 1.5V                |
| Output Reference Levels       | 1.5V                |
| AC Test Load                  | See Figures 1 and 2 |

2946 tbl 08



Figure 1. AC Test Load



Figure 2. AC Test Load (for tcLz, toLz, tcHz, toHz, toW, tWHz)

\*Includes scope and jig capacitances

### DC ELECTRICAL CHARACTERISTICS

 $VCC = 5.0V \pm 10\%$ 

|        |                        |                                                         |                | IC   | DT71256 | S       | ID   |      |        |      |
|--------|------------------------|---------------------------------------------------------|----------------|------|---------|---------|------|------|--------|------|
| Symbol | Parameter              | Test Condition                                          |                | Min. | Тур.    | Max.    | Min. | Тур. | Max.   | Unit |
| ILI    | Input Leakage Current  | Vcc = Max.,<br>Vin = GND to Vcc                         | MIL.<br>COM'L. | _    | _       | 10<br>5 |      |      | 5<br>2 | μА   |
| lLO    | Output Leakage Current | Vcc = Max., $\overline{CS}$ = ViH,<br>Vout = GND to Vcc | MIL.<br>COM'L. | _    | _       | 10<br>5 |      |      | 5<br>2 | μА   |
| Vol    | Output Low Voltage     | IoL = 8mA, Vcc = Min.                                   |                |      | _       | 0.4     | _    | _    | 0.4    | V    |
|        |                        | IoL = 10mA, Vcc = Min.                                  |                | _    | _       | 0.5     | _    | _    | 0.5    |      |
| Vон    | Output High Voltage    | IOH = -4mA, Vcc = Min.                                  |                | 2.4  | _       |         | 2.4  | -    | -      | V    |

2946 tbl 09

#### DATA RETENTION CHARACTERISTICS OVER ALL TEMPERATURE RANGES

(L Version Only) VLC = 0.2V, VHC = VCC - 0.2V

|                   |                                         |                |                |                    |      | p. <sup>(1)</sup><br>:c @ | M<br>Vo    |            |      |
|-------------------|-----------------------------------------|----------------|----------------|--------------------|------|---------------------------|------------|------------|------|
| Symbol            | Parameter                               | Test Condition |                | Min.               | 2.0v | 3.0V                      | 2.0V       | 3.0V       | Unit |
| Vdr               | Vcc for Data Retention                  | _              |                | 2.0                | _    | _                         | _          | _          | V    |
| ICCDR             | Data Retention Current                  |                | MIL.<br>COM'L. | _                  | _    | _                         | 500<br>120 | 800<br>200 | μА   |
| tCDR              | Chip Deselect to Data<br>Retention Time | CS ≥ VHC       |                | 0                  | _    | _                         | _          | _          | ns   |
| tR <sup>(3)</sup> | Operation Recovery Time                 |                |                | tRC <sup>(2)</sup> | _    | _                         | _          | _          | ns   |

#### NOTES:

- 1.  $TA = +25^{\circ}C$ .
- 2. trc = Read Cycle Time.
- 3. This parameter is guaranteed, but not tested.

2946 tbl 10

7.2 4

#### LOW Vcc DATA RETENTION WAVEFORM



#### AC ELECTRICAL CHARACTERISTICS (Vcc = 5.0V ± 10%, All Temperature Ranges)

|                     |                                    | 71256L20 <sup>(1)</sup> |      | 7125<br>7125 |      | 71256S30 <sup>(3)</sup><br>71256L30 <sup>(3)</sup> |      | 71256S35<br>71256L35 |      | 71256S45<br>71256L45 |      |      |
|---------------------|------------------------------------|-------------------------|------|--------------|------|----------------------------------------------------|------|----------------------|------|----------------------|------|------|
| Symbol              | Parameter                          | Min.                    | Max. | Min.         | Max. | Min.                                               | Max. | Min.                 | Max. | Min.                 | Max. | Unit |
| Read Cy             | cle                                |                         |      |              |      |                                                    |      |                      |      |                      |      |      |
| trc                 | Read Cycle Time                    | 20                      | _    | 25           | _    | 30                                                 | _    | 35                   | _    | 45                   | _    | ns   |
| tAA                 | Address Access Time                | _                       | 20   | _            | 25   | _                                                  | 30   | _                    | 35   | _                    | 45   | ns   |
| tacs                | Chip Select Access Time            | _                       | 20   | _            | 25   | _                                                  | 30   | _                    | 35   | _                    | 45   | ns   |
| tCLZ <sup>(2)</sup> | Chip Select to Output in Low-Z     | 5                       | _    | 5            |      | 5                                                  | _    | 5                    | _    | 5                    | _    | ns   |
| tCHZ <sup>(2)</sup> | Chip Deselect to Output in High-Z  | _                       | 10   | _            | 11   | _                                                  | 15   | _                    | 15   | _                    | 20   | ns   |
| toE                 | Output Enable to Output Valid      | _                       | 10   | _            | 11   | _                                                  | 13   | _                    | 15   | _                    | 20   | ns   |
| tolz <sup>(2)</sup> | Output Enable to Output in Low-Z   | 2                       | _    | 2            | _    | 2                                                  | _    | 2                    | _    | 0                    | _    | ns   |
| tohz <sup>(2)</sup> | Output Disable to Output in High-Z | 2                       | 8    | 2            | 10   | 2                                                  | 12   | 2                    | 15   | _                    | 20   | ns   |
| tон                 | Output Hold from Address Change    | 5                       | _    | 5            | _    | 5                                                  | _    | 5                    | _    | 5                    | _    | ns   |
| Write Cy            | cle                                |                         | •    |              |      |                                                    |      |                      |      |                      |      |      |
| twc                 | Write Cycle Time                   | 20                      | _    | 25           | _    | 30                                                 | _    | 35                   | _    | 45                   | _    | ns   |
| tcw                 | Chip Select to End-of-Write        | 15                      | _    | 20           | _    | 25                                                 | _    | 30                   | _    | 40                   | _    | ns   |
| taw                 | Address Valid to End-of-Write      | 15                      | _    | 20           | _    | 25                                                 | _    | 30                   | _    | 40                   | _    | ns   |
| tas                 | Address Set-up Time                | 0                       | _    | 0            | _    | 0                                                  | _    | 0                    | _    | 0                    | _    | ns   |
| twp                 | Write Pulse Width                  | 15                      | _    | 20           | _    | 25                                                 | _    | 30                   | _    | 35                   | _    | ns   |
| twr                 | Write Recovery Time                | 0                       | _    | 0            | _    | 0                                                  | _    | 0                    | _    | 0                    | _    | ns   |
| tow                 | Data to Write Time Overlap         | 11                      | _    | 13           |      | 14                                                 | _    | 15                   | _    | 20                   | _    | ns   |
| twHZ <sup>(2)</sup> | Write Enable to Output in High-Z   | _                       | 10   | _            | 11   | _                                                  | 15   | _                    | 15   | _                    | 20   | ns   |
| tDH                 | Data Hold from Write Time          | 0                       | _    | 0            | _    | 0                                                  | _    | 0                    | _    | 0                    | _    | ns   |
| tow <sup>(2)</sup>  | Output Active from End-of-Write    | 5                       | _    | 5            | _    | 5                                                  | _    | 5                    |      | 5                    | _    | ns   |

NOTES:

2946 tbl 11

3. -55° to +125°C temperature range only.

 <sup>0°</sup> to +70°C temperature range only.
 This parameter guaranteed by device characterization, but is not production tested.

### AC ELECTRICAL CHARACTERISTICS (Vcc = $5.0V \pm 10\%$ , All Temperature Ranges)

|                     |                                    | 71256S55 <sup>(1)</sup><br>71256L55 <sup>(1)</sup> |      | 71256S70 <sup>(1)</sup><br>71256L70 <sup>(1)</sup> |      | 71256S85 <sup>(1)</sup><br>71256L85 <sup>(1)</sup> |      | 71256S100 <sup>(1,3)</sup><br>71256L100 <sup>(1,3)</sup> |      |      |
|---------------------|------------------------------------|----------------------------------------------------|------|----------------------------------------------------|------|----------------------------------------------------|------|----------------------------------------------------------|------|------|
| Symbol              | Parameter                          | Min.                                               | Max. | Min.                                               | Max. | Min.                                               | Max. | Min.                                                     | Max. | Unit |
| Read Cycle          |                                    |                                                    |      |                                                    |      |                                                    |      |                                                          |      | •    |
| tRC                 | Read Cycle Time                    | 55                                                 | _    | 70                                                 | _    | 85                                                 | _    | 100                                                      | _    | ns   |
| tAA                 | Address Access Time                | _                                                  | 55   | _                                                  | 70   | _                                                  | 85   | _                                                        | 100  | ns   |
| tACS                | Chip Select Access Time            | _                                                  | 55   | _                                                  | 70   | _                                                  | 85   | _                                                        | 100  | ns   |
| tCLZ <sup>(2)</sup> | Chip Deselect to Output in Low-Z   | 5                                                  | _    | 5                                                  | _    | 5                                                  | _    | 5                                                        | _    | ns   |
| tCHZ <sup>(2)</sup> | Output Enable to Output in Low-Z   | _                                                  | 25   | _                                                  | 30   | _                                                  | 35   | _                                                        | 40   | ns   |
| toE                 | Output Enable to Output Valid      | _                                                  | 25   | _                                                  | 30   | _                                                  | 35   | _                                                        | 40   | ns   |
| toLZ <sup>(2)</sup> | Output Enable to Output in Low-Z   | 0                                                  | _    | 0                                                  | _    | 0                                                  | _    | 0                                                        | _    | ns   |
| tohz <sup>(2)</sup> | Output Disable to Output in High-Z | 0                                                  | 25   | 0                                                  | 30   | _                                                  | 35   | _                                                        | 40   | ns   |
| tон                 | Output Hold from Address Change    | 5                                                  | _    | 5                                                  | _    | 5                                                  | _    | 5                                                        | _    | ns   |
| Write Cycle         |                                    |                                                    |      |                                                    |      |                                                    |      |                                                          |      | ı    |
| twc                 | Write Cycle Time                   | 55                                                 | _    | 70                                                 | _    | 85                                                 | -    | 100                                                      | -    | ns   |
| tcw                 | Chip Select to End-of-Write        | 50                                                 | _    | 60                                                 | _    | 70                                                 | _    | 80                                                       | _    | ns   |
| taw                 | Address Valid to End-of-Write      | 50                                                 | _    | 60                                                 | _    | 70                                                 |      | 80                                                       | _    | ns   |
| tas                 | Address Set-up Time                | 0                                                  | _    | 0                                                  | _    | 0                                                  | _    | 0                                                        | _    | ns   |
| twp                 | Write Pulse Width                  | 40                                                 | _    | 45                                                 | _    | 50                                                 | _    | 55                                                       | _    | ns   |
| twr                 | Write Recovery Time                | 0                                                  | _    | 0                                                  | _    | 0                                                  | _    | 0                                                        | _    | ns   |
| tow                 | Data to Write Time Overlap         | 25                                                 | _    | 30                                                 | _    | 35                                                 | _    | 40                                                       | _    | ns   |
| tDH                 | Data Hold from Write Time (WE)     | 0                                                  | _    | 0                                                  | _    | 0                                                  | _    | 0                                                        | _    | ns   |
| twHZ <sup>(2)</sup> | Write Enable to Output in High-Z   | _                                                  | 25   | _                                                  | 30   | _                                                  | 35   | _                                                        | 40   | ns   |
| tow <sup>(2)</sup>  | Output Active from End-of-Write    | 5                                                  | _    | 5                                                  | _    | 5                                                  | _    | 5                                                        | _    | ns   |

#### NOTES:

2946 tbl 11

- 1. -55°C to +125°C temperature range only.
- 2. This parameter guaranteed by device characterization, but is not production tested.
- 3. Also available: 120 and 150 ns military devices.

# TIMING WAVEFORM OF READ CYCLE NO. 1<sup>(1)</sup>



# TIMING WAVEFORM OF READ CYCLE NO. 2<sup>(1, 2, 4)</sup>



# TIMING WAVEFORM OF READ CYCLE NO. 3<sup>(1, 3, 4)</sup>



#### NOTES:

- WE is HIGH for Read cycle.
   Device is continuously selected, S is LOW.
- 3. Address valid prior to or coincident with  $\overline{\text{CS}}$  transition LOW.
- 4.  $\overline{\mathsf{OE}}$  is LOW.
- 5. Transition is measured ±200mV from steady state.

# TIMING WAVEFORM OF WRITE CYCLE NO. 1 ( $\overline{\text{WE}}$ CONTROLLED TIMING) $^{(1, 2, 3, 5, 7)}$



# TIMING WAVEFORM OF WRITE CYCLE NO. 2 ( $\overline{\text{CS}}$ CONTROLLED TIMING) $^{(1, 2, 3, 5)}$



#### NOTES:

- 1. WE or CS must be HIGH during all address transitions.
- 2. A write occurs during the overlap of a LOW  $\overline{\text{CS}}$  and a LOW  $\overline{\text{WE}}$ .
- 3. two is measured from the earlier of  $\overline{\text{CS}}$  or  $\overline{\text{WE}}$  going HIGH to the end of the write cycle.
- 4. During this period, I/O pins are in the output state so that the input signals must not be applied.
- 5. If the CS LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state.
- 6. Transition is measured  $\pm 200 \text{mV}$  from steady state.
- 7. If  $\overline{OE}$  is LOW during a  $\overline{WE}$  controlled write cycle, the write pulse width must be the larger of twp or (twHz + tbW) to allow the I/O drivers to turn off and data to be placed on the bus for the required tbW. If  $\overline{OE}$  is HIGH during a  $\overline{WE}$  controlled write cycle, this requirement does not apply and the write pulse can be as short as the spectified twp. For a  $\overline{CS}$  controlled write cycle,  $\overline{OE}$  may be LOW with no degradation to tcw.

7.2

#### ORDERING INFORMATION



2946 drw 12