

## Power MOSFET

| PRODUCT SUMMARY           |                 |      |
|---------------------------|-----------------|------|
| $V_{DS}$ (V)              | 400             |      |
| $R_{DS(on)}$ ( $\Omega$ ) | $V_{GS} = 10$ V | 0.55 |
| $Q_g$ (Max.) (nC)         | 66              |      |
| $Q_{gs}$ (nC)             | 10              |      |
| $Q_{gd}$ (nC)             | 33              |      |
| Configuration             | Single          |      |

**TO-220 FULLPAK**


### FEATURES

- Isolated Package
- High Voltage Isolation = 2.5 kV<sub>RMS</sub> ( $t = 60$  s;  $f = 60$  Hz)
- Sink to Lead Creepage Distance = 4.8 mm
- Dynamic dV/dt Rating
- Low Thermal Resistance
- Lead (Pb)-free Available


**RoHS\***  
COMPLIANT

### DESCRIPTION

Third generation Power MOSFETs from Vishay provide the designer with the best combination of fast switching, ruggedized device design, low on-resistance and cost-effectiveness.

The TO-220 FULLPAK eliminates the need for additional insulating hardware in commercial-industrial applications. The moulding compound used provides a high isolation capability and a low thermal resistance between the tab and external heatsink. The isolation is equivalent to using a 100 micron mica barrier with standard TO-220 product. The FULLPAK is mounted to a heatsink using a single clip or by a single screw fixing.

### ORDERING INFORMATION

|                |                             |
|----------------|-----------------------------|
| Package        | TO-220 FULLPAK              |
| Lead (Pb)-free | IRFI740GPbF<br>SiHFI740G-E3 |
| SnPb           | IRFI740G<br>SiHFI740G       |

### ABSOLUTE MAXIMUM RATINGS $T_C = 25$ °C, unless otherwise noted

| PARAMETER                                        | SYMBOL           | LIMIT            | UNIT     |
|--------------------------------------------------|------------------|------------------|----------|
| Drain-Source Voltage                             | $V_{DS}$         | 400              | V        |
| Gate-Source Voltage                              | $V_{GS}$         | $\pm 20$         |          |
| Continuous Drain Current                         | $I_D$            | 5.4              | A        |
|                                                  |                  | 3.4              |          |
| Pulsed Drain Current <sup>a</sup>                | $I_{DM}$         | 22               |          |
| Linear Derating Factor                           |                  | 0.32             | W/°C     |
| Single Pulse Avalanche Energy <sup>b</sup>       | $E_{AS}$         | 390              | mJ       |
| Repetitive Avalanche Current <sup>a</sup>        | $I_{AR}$         | 5.4              | A        |
| Repetitive Avalanche Energy <sup>a</sup>         | $E_{AR}$         | 4.0              | mJ       |
| Maximum Power Dissipation                        | $P_D$            | 40               | W        |
| Peak Diode Recovery dV/dt <sup>c</sup>           | dV/dt            | 4.0              | V/ns     |
| Operating Junction and Storage Temperature Range | $T_J, T_{stg}$   | - 55 to + 150    | °C       |
| Soldering Recommendations (Peak Temperature)     | for 10 s         | 300 <sup>d</sup> |          |
| Mounting Torque                                  | 6-32 or M3 screw | 10               | lbf · in |
|                                                  |                  | 1.1              | N · m    |

#### Notes

- Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).
- $V_{DD} = 50$  V, starting  $T_J = 25$  °C,  $L = 23$  mH,  $R_G = 25$   $\Omega$ ,  $I_{AS} = 5.4$  A (see fig. 12).
- $I_{SD} \leq 10$  A,  $dI/dt \leq 120$  A/ $\mu$ s,  $V_{DD} \leq V_{DS}$ ,  $T_J \leq 150$  °C.
- 1.6 mm from case.

\* Pb containing terminations are not RoHS compliant, exemptions may apply

**THERMAL RESISTANCE RATINGS**

| PARAMETER                        | SYMBOL     | TYP. | MAX. | UNIT                        |
|----------------------------------|------------|------|------|-----------------------------|
| Maximum Junction-to-Ambient      | $R_{thJA}$ | -    | 65   | $^{\circ}\text{C}/\text{W}$ |
| Maximum Junction-to-Case (Drain) | $R_{thJC}$ | -    | 3.1  |                             |

 **SPECIFICATIONS  $T_J = 25^{\circ}\text{C}$ , unless otherwise noted**

| PARAMETER                                      | SYMBOL              | TEST CONDITIONS                                                                                                           |                                                                                      | MIN. | TYP. | MAX.      | UNIT                        |
|------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|------|-----------|-----------------------------|
| <b>Static</b>                                  |                     |                                                                                                                           |                                                                                      |      |      |           |                             |
| Drain-Source Breakdown Voltage                 | $V_{DS}$            | $V_{GS} = 0 \text{ V}$ , $I_D = 250 \mu\text{A}$                                                                          |                                                                                      | 400  | -    | -         | V                           |
| $V_{DS}$ Temperature Coefficient               | $\Delta V_{DS}/T_J$ | Reference to $25^{\circ}\text{C}$ , $I_D = 1 \text{ mA}$                                                                  |                                                                                      | -    | 0.49 | -         | $^{\circ}\text{C}/\text{C}$ |
| Gate-Source Threshold Voltage                  | $V_{GS(th)}$        | $V_{DS} = V_{GS}$ , $I_D = 250 \mu\text{A}$                                                                               |                                                                                      | 2.0  | -    | 4.0       | V                           |
| Gate-Source Leakage                            | $I_{GSS}$           | $V_{GS} = \pm 20 \text{ V}$                                                                                               |                                                                                      | -    | -    | $\pm 100$ | nA                          |
| Zero Gate Voltage Drain Current                | $I_{DSS}$           | $V_{DS} = 400 \text{ V}$ , $V_{GS} = 0 \text{ V}$                                                                         |                                                                                      | -    | -    | 25        | $\mu\text{A}$               |
|                                                |                     | $V_{DS} = 320 \text{ V}$ , $V_{GS} = 0 \text{ V}$ , $T_J = 125^{\circ}\text{C}$                                           |                                                                                      | -    | -    | 250       |                             |
| Drain-Source On-State Resistance               | $R_{DS(on)}$        | $V_{GS} = 10 \text{ V}$                                                                                                   | $I_D = 3.2 \text{ A}^b$                                                              | -    | -    | 0.55      | $\Omega$                    |
| Forward Transconductance                       | $g_{fs}$            | $V_{DS} = 50 \text{ V}$ , $I_D = 3.2 \text{ A}^b$                                                                         |                                                                                      | 3.6  | -    | -         | S                           |
| <b>Dynamic</b>                                 |                     |                                                                                                                           |                                                                                      |      |      |           |                             |
| Input Capacitance                              | $C_{iss}$           | $V_{GS} = 0 \text{ V}$ ,<br>$V_{DS} = 25 \text{ V}$ ,<br>$f = 1.0 \text{ MHz}$ , see fig. 5                               |                                                                                      | -    | 1200 | -         | pF                          |
| Output Capacitance                             | $C_{oss}$           |                                                                                                                           |                                                                                      | -    | 230  | -         |                             |
| Reverse Transfer Capacitance                   | $C_{rss}$           |                                                                                                                           |                                                                                      | -    | 48   | -         |                             |
| Drain to Sink Capacitance                      | C                   | $f = 1.0 \text{ MHz}$                                                                                                     |                                                                                      | -    | 12   | -         |                             |
| Total Gate Charge                              | $Q_g$               | $V_{GS} = 10 \text{ V}$                                                                                                   | $I_D = 10 \text{ A}$ , $V_{DS} = 320 \text{ V}$ ,<br>see fig. 6 and 13 <sup>b</sup>  | -    | -    | 66        | nC                          |
| Gate-Source Charge                             | $Q_{gs}$            |                                                                                                                           |                                                                                      | -    | -    | 10        |                             |
| Gate-Drain Charge                              | $Q_{gd}$            |                                                                                                                           |                                                                                      | -    | -    | 33        |                             |
| Turn-On Delay Time                             | $t_{d(on)}$         | $V_{DD} = 200 \text{ V}$ , $I_D = 10 \text{ A}$ ,<br>$R_G = 9.1 \Omega$ , $R_D = 20 \Omega$ ,<br>see fig. 10 <sup>b</sup> |                                                                                      | -    | 14   | -         | ns                          |
| Rise Time                                      | $t_r$               |                                                                                                                           | -                                                                                    | 25   | -    |           |                             |
| Turn-Off Delay Time                            | $t_{d(off)}$        |                                                                                                                           | -                                                                                    | 54   | -    |           |                             |
| Fall Time                                      | $t_f$               |                                                                                                                           | -                                                                                    | 24   | -    |           |                             |
| Internal Drain Inductance                      | $L_D$               | Between lead,<br>6 mm (0.25") from<br>package and center of<br>die contact                                                |  | -    | 4.5  | -         | nH                          |
| Internal Source Inductance                     | $L_S$               |                                                                                                                           |                                                                                      | -    | 7.5  | -         |                             |
| <b>Drain-Source Body Diode Characteristics</b> |                     |                                                                                                                           |                                                                                      |      |      |           |                             |
| Continuous Source-Drain Diode Current          | $I_S$               | MOSFET symbol<br>showing the<br>integral reverse<br>p - n junction diode                                                  |  | -    | -    | 5.4       | A                           |
| Pulsed Diode Forward Current <sup>a</sup>      | $I_{SM}$            |                                                                                                                           |                                                                                      | -    | -    | 22        |                             |
| Body Diode Voltage                             | $V_{SD}$            | $T_J = 25^{\circ}\text{C}$ , $I_S = 5.4 \text{ A}$ , $V_{GS} = 0 \text{ V}^b$                                             |                                                                                      | -    | -    | 2.0       | V                           |
| Body Diode Reverse Recovery Time               | $t_{rr}$            | $T_J = 25^{\circ}\text{C}$ , $I_F = 10 \text{ A}$ , $dI/dt = 100 \text{ A}/\mu\text{s}^b$                                 |                                                                                      | -    | 330  | 730       | ns                          |
| Body Diode Reverse Recovery Charge             | $Q_{rr}$            |                                                                                                                           |                                                                                      | -    | 2.8  | 6.6       | $\mu\text{C}$               |
| Forward Turn-On Time                           | $t_{on}$            | Intrinsic turn-on time is negligible (turn-on is dominated by $L_S$ and $L_D$ )                                           |                                                                                      |      |      |           |                             |

**Notes**

a. Repetitive rating; pulse width limited by maximum junction temperature (see fig. 11).

b. Pulse width  $\leq 300 \mu\text{s}$ ; duty cycle  $\leq 2\%$ .

**TYPICAL CHARACTERISTICS** 25 °C, unless otherwise noted

**Fig. 1 - Typical Output Characteristics,  $T_C = 25\text{ }^{\circ}\text{C}$** 

**Fig. 3 - Typical Transfer Characteristics**

**Fig. 2 - Typical Output Characteristics,  $T_C = 150\text{ }^{\circ}\text{C}$** 

**Fig. 4 - Normalized On-Resistance vs. Temperature**



Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage



Fig. 8 - Maximum Safe Operating Area



Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10a - Switching Time Test Circuit



Fig. 10b - Switching Time Waveforms



Fig. 11 - Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig. 12a - Unclamped Inductive Test Circuit



Fig. 12b - Unclamped Inductive Waveforms



Fig. 12c - Maximum Avalanche Energy vs. Drain Current



Fig. 13a - Basic Gate Charge Waveform



Fig. 13b - Gate Charge Test Circuit

### Peak Diode Recovery $dV/dt$ Test Circuit



\*  $V_{GS} = 5$  V for logic level devices

**Fig. 14 - For N-Channel**

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <http://www.vishay.com/ppg?91156>.



### Disclaimer

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.