



#### **Features**

- Input Compatible with Pulse Transformer
- 10A Peak Source and Sink Current Gate Drive
- Separate Source and Sink Outputs
- · Negative Gate Drive Capability
- Over Current Protection with Adjustable Blanking Time
- Advanced Active Clamping Protection
- Under Voltage Lockout Protection
- Over Voltage Lockout Protection
- Two One-Amp Pulse Transformer drivers for Fault Communication

## **Applications**

- · AC and DC Motor Drives
- UPS Systems
- High Voltage DC/DC Converters







## **Description**

The IX6611 is a secondary side, intelligent, high speed gate driver designed to drive IXYS IGBTs as well as power MOSFET devices. The IX6611 gate driver contains the necessary circuit blocks for pulse transformer isolated applications. High frequency, narrow pulses are used for bidirectional data transfer across the isolation boundary to avoid duty cycle restrictions and to prevent transformer saturation. The IX6611 includes the necessary monitor/protection functions such as Supply Under Voltage Lockout, Supply Over Voltage Lockout, Thermal Shut down, external IGBT Over Current and Over Voltage protection.

The IX6611 is designed to operate over a temperature range of -40°C to +125°C. The IX6611 is available in a 16-lead SOIC with an exposed thermal pad.

## **Ordering Information**

| Part     | Description                         |
|----------|-------------------------------------|
| IX6611T  | 16-Pin SOIC in Tubes (50/Tube)      |
| IX6611TR | 16-Pin SOIC Tape & Reel (1000/Reel) |
| IX6611   | Tested Die                          |

Figure 1. IX6611 Block Diagram





| 1. Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| 1.1 Package Pinout Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3                                            |
| 1.2 Pin Configuration and Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3                                            |
| 1.3 Absolute Maximum Ratings @ 25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4                                            |
| 1.4 ESD Warning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4                                            |
| 1.5 Electrical Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 5                                            |
| 1.5.1 Thermal Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 5                                            |
| 1.5.2 Power Supply Terminals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 5                                            |
| 1.5.3 V <sub>DD</sub> Regulator (Logic Supply)                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 5                                            |
| 1.5.4 Input Terminals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6                                            |
| 1.5.6 Thermal Shutdown Circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 6                                            |
| 1.5.7 UVLO Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6                                            |
| 1.5.8 OVLO Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6                                            |
| 1.5.9 Leading Edge Blanking Circuit (LEB)                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <u>/</u>                                     |
| 1.5.10 Over Current Comparator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | /                                            |
| 1.5.12 Fault Outputs and Control Logic                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 8                                            |
| 1.5.13 IGBT Driver Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                                            |
| 2. Timing Diagrams                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 9                                            |
| 3. Theory of Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 44                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                              |
| 3.1 Detailed Circuit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 11                                           |
| 3.1 Detailed Circuit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 11<br>11                                     |
| 3.1 Detailed Circuit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 11<br>11<br>11                               |
| 3.1 Detailed Circuit Description 3.1.1 Input Interface 3.1.2 Pulse Recovery Logic 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs.                                                                                                                                                                                                                                                                                                                                                                                | 11<br>11<br>11<br>12                         |
| 3.1 Detailed Circuit Description 3.1.1 Input Interface 3.1.2 Pulse Recovery Logic 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs. 3.1.5 Over Current Comparator                                                                                                                                                                                                                                                                                                                                                  | 11 11 11 12 12                               |
| 3.1 Detailed Circuit Description  3.1.1 Input Interface 3.1.2 Pulse Recovery Logic 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs. 3.1.5 Over Current Comparator 3.1.6 Leading Edge Blanking Circuit                                                                                                                                                                                                                                                                                                             | 11 11 11 12 12 12                            |
| 3.1 Detailed Circuit Description  3.1.1 Input Interface 3.1.2 Pulse Recovery Logic 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs. 3.1.5 Over Current Comparator 3.1.6 Leading Edge Blanking Circuit 3.1.7 Active Clamp Comparator                                                                                                                                                                                                                                                                               | 11 11 11 12 12 12 12                         |
| 3.1 Detailed Circuit Description  3.1.1 Input Interface 3.1.2 Pulse Recovery Logic 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs 3.1.5 Over Current Comparator 3.1.6 Leading Edge Blanking Circuit 3.1.7 Active Clamp Comparator 3.1.8 Thermal Shutdown (THSD).                                                                                                                                                                                                                                                 | 11 11 12 12 12 12 12                         |
| 3.1 Detailed Circuit Description  3.1.1 Input Interface 3.1.2 Pulse Recovery Logic 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs 3.1.5 Over Current Comparator 3.1.6 Leading Edge Blanking Circuit 3.1.7 Active Clamp Comparator 3.1.8 Thermal Shutdown (THSD) 3.1.9 Output Fault Pulse Generator 3.1.10 5V Regulator                                                                                                                                                                                           | 11 11 11 12 12 12 12 12 12 12                |
| 3.1 Detailed Circuit Description  3.1.1 Input Interface 3.1.2 Pulse Recovery Logic 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs 3.1.5 Over Current Comparator 3.1.6 Leading Edge Blanking Circuit 3.1.7 Active Clamp Comparator 3.1.8 Thermal Shutdown (THSD) 3.1.9 Output Fault Pulse Generator 3.1.10 5V Regulator 3.1.11 Under Voltage and Over Voltage Lockout                                                                                                                                             | 11 11 12 12 12 12 13 13                      |
| 3.1 Detailed Circuit Description  3.1.1 Input Interface 3.1.2 Pulse Recovery Logic 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs 3.1.5 Over Current Comparator 3.1.6 Leading Edge Blanking Circuit 3.1.7 Active Clamp Comparator 3.1.8 Thermal Shutdown (THSD) 3.1.9 Output Fault Pulse Generator 3.1.10 5V Regulator                                                                                                                                                                                           | 11 11 12 12 12 12 13 13                      |
| 3.1 Detailed Circuit Description  3.1.1 Input Interface 3.1.2 Pulse Recovery Logic 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs. 3.1.5 Over Current Comparator 3.1.6 Leading Edge Blanking Circuit 3.1.7 Active Clamp Comparator. 3.1.8 Thermal Shutdown (THSD). 3.1.9 Output Fault Pulse Generator. 3.1.10 5V Regulator. 3.1.11 Under Voltage and Over Voltage Lockout 3.1.12 Fault Control Logic                                                                                                             | 11 11 12 12 12 12 12 13 13                   |
| 3.1 Detailed Circuit Description  3.1.1 Input Interface 3.1.2 Pulse Recovery Logic 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs. 3.1.5 Over Current Comparator 3.1.6 Leading Edge Blanking Circuit 3.1.7 Active Clamp Comparator 3.1.8 Thermal Shutdown (THSD). 3.1.9 Output Fault Pulse Generator 3.1.10 5V Regulator 3.1.11 Under Voltage and Over Voltage Lockout 3.1.12 Fault Control Logic  4. Manufacturing Information                                                                                  | 11 11 12 12 12 12 13 13 13                   |
| 3.1 Detailed Circuit Description  3.1.1 Input Interface 3.1.2 Pulse Recovery Logic 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs. 3.1.5 Over Current Comparator 3.1.6 Leading Edge Blanking Circuit 3.1.7 Active Clamp Comparator. 3.1.8 Thermal Shutdown (THSD). 3.1.9 Output Fault Pulse Generator 3.1.10 5V Regulator 3.1.11 Under Voltage and Over Voltage Lockout 3.1.12 Fault Control Logic  4. Manufacturing Information 4.1 Moisture Sensitivity                                                        | 11 11 12 12 12 12 13 13 14 14                |
| 3.1 Detailed Circuit Description 3.1.1 Input Interface. 3.1.2 Pulse Recovery Logic. 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs. 3.1.5 Over Current Comparator 3.1.6 Leading Edge Blanking Circuit 3.1.7 Active Clamp Comparator. 3.1.8 Thermal Shutdown (THSD). 3.1.9 Output Fault Pulse Generator. 3.1.10 5V Regulator. 3.1.11 Under Voltage and Over Voltage Lockout 3.1.12 Fault Control Logic.  4. Manufacturing Information 4.1 Moisture Sensitivity 4.2 ESD Sensitivity                                | 11 11 12 12 12 12 13 13 14 14                |
| 3.1.1 Input Interface. 3.1.2 Pulse Recovery Logic. 3.1.3 Gate Control Logic. 3.1.4 IGBT Drive Outputs. 3.1.5 Over Current Comparator. 3.1.6 Leading Edge Blanking Circuit. 3.1.7 Active Clamp Comparator. 3.1.8 Thermal Shutdown (THSD). 3.1.9 Output Fault Pulse Generator. 3.1.10 5V Regulator. 3.1.11 Under Voltage and Over Voltage Lockout. 3.1.12 Fault Control Logic.  4. Manufacturing Information. 4.1 Moisture Sensitivity. 4.2 ESD Sensitivity.                                                          | 11 11 12 12 12 12 13 14 14 14 14             |
| 3.1 Detailed Circuit Description 3.1.1 Input Interface 3.1.2 Pulse Recovery Logic 3.1.3 Gate Control Logic 3.1.4 IGBT Drive Outputs. 3.1.5 Over Current Comparator 3.1.6 Leading Edge Blanking Circuit 3.1.7 Active Clamp Comparator 3.1.8 Thermal Shutdown (THSD) 3.1.9 Output Fault Pulse Generator 3.1.10 5V Regulator 3.1.11 Under Voltage and Over Voltage Lockout 3.1.12 Fault Control Logic  4. Manufacturing Information 4.1 Moisture Sensitivity 4.2 ESD Sensitivity 4.3 Soldering Profile. 4.4 Board Wash | 11 11 12 12 12 12 13 14 14 14 14 14          |
| 3.1.1 Input Interface. 3.1.2 Pulse Recovery Logic. 3.1.3 Gate Control Logic. 3.1.4 IGBT Drive Outputs. 3.1.5 Over Current Comparator. 3.1.6 Leading Edge Blanking Circuit. 3.1.7 Active Clamp Comparator. 3.1.8 Thermal Shutdown (THSD). 3.1.9 Output Fault Pulse Generator. 3.1.10 5V Regulator. 3.1.11 Under Voltage and Over Voltage Lockout. 3.1.12 Fault Control Logic.  4. Manufacturing Information. 4.1 Moisture Sensitivity. 4.2 ESD Sensitivity.                                                          | 11 11 11 12 12 12 12 13 14 14 14 14 14 14 15 |



## 1. Specifications

## 1.1 Package Pinout Pin Description



## 1.2 Pin Configuration and Definitions

| Pin# | Name            | Description                                                                                                       |
|------|-----------------|-------------------------------------------------------------------------------------------------------------------|
| 1    | OUTP            | Gate driver source output terminal                                                                                |
| 2    | $PV_{CC}$       | Gate driver positive power supply input terminal (connects to the power converter secondary)                      |
| 3    | V <sub>CC</sub> | Device positive power supply input terminal (connects to the power converter secondary)                           |
| 4    | COM             | Device common ground terminal (connects to the power converter secondary and the IGBT emitter terminal)           |
| 5    | FLT1            | Fault signal transformer primary positive terminal                                                                |
| 6    | $V_{EE}$        | Device negative power supply input terminal (connects to the power converter secondary)                           |
| 7    | FLT2            | Fault signal transformer primary negative terminal                                                                |
| 8    | $V_{DD}$        | 5V regulator output terminal referenced to V <sub>EE</sub> (connects to an external bypass capacitor)             |
| 9    | RCVP            | Positive input terminal (connects to the pulse transformer secondary positive terminal)                           |
| 10   | RCVN            | Negative input terminal (connects to the pulse transformer secondary negative terminal)                           |
| 11   | NC              | No connection                                                                                                     |
| 12   | $C_{BLANK}$     | Over current comparator blanking time capacitor terminal                                                          |
| 13   | ICM             | Current sense input terminal (connects to the IGBT current sense resistor)                                        |
| 14   | ACL             | Active clamping detect input terminal (connects to the external IGBT collector terminal through a blocking diode) |
| 15   | $PV_{EE}$       | Gate driver negative power supply input terminal (connects to the power converter secondary)                      |
| 16   | OUTN            | Gate driver sink output terminal                                                                                  |



#### 1.3 Absolute Maximum Ratings @ 25°C

| Parameter                                                  | Symbol                                                                      | Limit                                                      | Units |
|------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------|-------|
| Supply voltage range                                       | $(V_{CC}-V_{EE}), (PV_{CC}-PV_{EE})$                                        | -0.3 to 40                                                 | V     |
| Positive supply voltage V <sub>CC</sub> , PV <sub>CC</sub> | (V <sub>CC</sub> -V <sub>COM</sub> ), (PV <sub>CC</sub> -V <sub>COM</sub> ) | -0.3 to 32                                                 | V     |
| Negative supply voltage V <sub>EE</sub> , PV <sub>EE</sub> | $(V_{EE}-V_{COM}), (PV_{EE}-V_{COM})$                                       | - 10 to 0                                                  | V     |
| Driver output voltages                                     | OUTP, OUTN                                                                  | (PV <sub>EE</sub> -0.3) to (PV <sub>CC</sub> +0.3)         | V     |
| Regulator output terminal voltage                          | $V_{DD}$ - $V_{EE}$                                                         | -0.3 to 7                                                  | V     |
| Analog input terminal voltages                             | ICM                                                                         | $(V_{COM}$ -0.3) to $(V_{CC}$ +0.3)                        | V     |
| Analog input terminal voltages                             | ACL                                                                         | (V <sub>EE</sub> -0.3) to V <sub>CC</sub> +0.3)            | V     |
| Fault output terminal voltages                             | FLT1, FLT2, C <sub>BLANK</sub>                                              | (V <sub>EE</sub> -0.3) to V <sub>CC</sub> +0.3)            | V     |
| Input terminal voltages                                    | RCVP, RCVN                                                                  | $(V_{\text{EE}}\text{-}0.3)$ to $(V_{\text{EE}}\text{+}7)$ | V     |
| Operating junction temperature range                       | t <sub>J</sub>                                                              | -55 to +150                                                | °C    |
| Storage temperature                                        | T <sub>STG</sub>                                                            | -65 to +150                                                | °C    |

Absolute maximum ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at conditions beyond those indicated in the operational sections of this data sheet is not implied.

#### 1.4 ESD Warning

ESD (electrostatic discharge) sensitive device. Electrostatic charges can readily accumulate on test equipment and the human body in excess of 4000 Volts. This energy can discharge without detection. Although the IX6611 features proprietary ESD protection circuitry, permanent damage might be sustained if subjected to high energy electrostatic discharges. Proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



#### 1.5 Electrical Characteristics

 $T_A$ =-40°C to +125°C unless otherwise noted.

#### 1.5.1 Thermal Characteristics

| Parameter                               | Symbol        | Rating | Units |
|-----------------------------------------|---------------|--------|-------|
| Thermal resistance, junction to ambient | $\Theta_{JA}$ | 41     | °C/W  |

## 1.5.2 Power Supply Terminals

| Parameter                                         | Symbol                                                                               | Conditions                                                                                       | Min | Тур | Max | Units |
|---------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Logic power supply voltage range                  | V <sub>CC</sub>                                                                      | V <sub>CC</sub> -V <sub>COM</sub>                                                                | 13  | 15  | 25  | V     |
| Logic power supply voltage range                  | V <sub>EE</sub>                                                                      | V <sub>EE</sub> -V <sub>COM</sub>                                                                | -10 | -5  | 0   | V     |
| Output driver positive power supply voltage range | $PV_{CC}$                                                                            | PV <sub>CC</sub> -V <sub>COM</sub>                                                               | 13  | 15  | 25  | V     |
| Output driver negative power supply voltage range | PV <sub>EE</sub>                                                                     | PV <sub>EE</sub> -V <sub>COM</sub>                                                               | -10 | -5  | 0   | V     |
| Static power supply current                       | I <sub>CCQ</sub>                                                                     | V DV 45VV DV 5V                                                                                  | -   | 3   | 5   |       |
|                                                   | $V_{CC} = PV_{CC} = 15V$ , $V_{EE} = PV_{EE} = -5V$ No load, static output condition | -                                                                                                | 0.2 | 0.5 | mA  |       |
|                                                   | I <sub>EEQ</sub>                                                                     | Two load, statio output containon                                                                | -   | 3   | 5   |       |
| Dynamic power supply current                      | I <sub>CC</sub>                                                                      | V                                                                                                | -   | 15  | 20  |       |
|                                                   | Ісом                                                                                 | $V_{CC}$ = $PV_{CC}$ =15V, $V_{EE}$ = $PV_{EE}$ = -5V, $C_L$ =10nF Normal mode, $F_{OUT}$ =50kHz | -   | 0.2 | 0.5 | mA    |
|                                                   | I <sub>EE</sub>                                                                      |                                                                                                  |     | 15  | 20  |       |

## 1.5.3 V<sub>DD</sub> Regulator (Logic Supply)

 $V_{CC}=PV_{CC}=15V$ ,  $V_{EE}=PV_{EE}=-5V$ .  $V_{DD}$  regulator voltage is referenced to  $V_{EE}$ . Examples: If  $V_{EE}=-5V$ , then  $V_{DD}=0V$ ; or If  $V_{EE}=-10V$ , then  $V_{DD}=-5V$ ; or If  $V_{EE}=0V$ , then  $V_{DD}=+5V$ .

| Parameter                   | Symbol               | Conditions                                                                 | Min | Тур | Max | Units |
|-----------------------------|----------------------|----------------------------------------------------------------------------|-----|-----|-----|-------|
| Regulator output voltage    | $V_{DD}$             | $V_{CC}$ =15V, $V_{EE}$ =- 5V $I_{DD}$ =5mA                                | -1  | 0   | 0.5 | V     |
| Input line regulation       | $\Delta V_{DD}$      | $(V_{CC}-V_{EE})=15V$ to 25V<br>@ $V_{EE}=-10V$<br>@ $I_{DD}=5$ mA         | -   | 0.2 | -   | V     |
| Output load regulation      | $\Delta V_{DD\_IDD}$ | V <sub>CC</sub> =15V, V <sub>EE</sub> =-5V<br>I <sub>DD</sub> =1mA to 10mA | -   | 0.5 | -   | V     |
| Output bypass capacitor ESR | C <sub>VDD_ESR</sub> | 1mA <u>&lt;</u> I <sub>DD</sub> <u>&lt;</u> 10mA                           | -   | 0.3 | -   | Ω     |

#### 1.5.4 Input Terminals

 $V_{CC}=PV_{CC}=15V$ ,  $V_{EE}=PV_{EE}=-5V$ .

| Parameter                                                         | Symbol                                      | Conditions                                       | Min | Тур | Max | Units |
|-------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------|-----|-----|-----|-------|
| Receive input pull-down current @ V <sub>DD</sub> =0V             | I <sub>RCVN_DD</sub> , I <sub>RCVP_DD</sub> | Measured at RCVP and RCVN terminals $@V_{DD}=0V$ | 3   | 5   | 10  | mA    |
| Analog input leakage current @ V <sub>CC</sub> & V <sub>COM</sub> | I <sub>ACL_CC</sub> , I <sub>ACL_COM</sub>  | Measured at ACL terminal                         | -1  | -   | 1   | μΑ    |
| Analog input leakage current @ V <sub>COM</sub>                   | I <sub>ICM_COM</sub>                        | Measured at ICM terminal                         | -1  | -   | 1   | μΑ    |



#### 1.5.5 Input Interface/Pulse Recovery

| Parameter                        | Symbol                                         | Conditions                                                                                                                             | Min | Тур | Max | Units |
|----------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Receive input resistance         | R <sub>RCVP_IN</sub> ,<br>R <sub>RCVN_IN</sub> | Measured at terminals RCVP, RCVN with respect to V <sub>EE</sub>                                                                       | 0.5 | 1   | 1.5 | kΩ    |
| Receive input high voltage       | V <sub>RCVP_IH</sub><br>V <sub>RCVN_IH</sub>   | Measured with respect to V <sub>EE</sub> at RCVP and RCVN terminals by monitoring the state change at the IGBT driver output terminals | 2.2 | -   | -   | V     |
| Receive input low voltage        | V <sub>RCVP_IL</sub><br>V <sub>RCVN_IL</sub>   |                                                                                                                                        | -   | -   | 1   | V     |
| Receive input hysteresis         | V <sub>HST</sub>                               |                                                                                                                                        | 0.5 | 1   | -   | V     |
| Minimum input pulse width detect | T <sub>DET_RCVP</sub><br>T <sub>DET_RCVN</sub> | Measured at RCVP and RCVN terminals by monitoring the state change at the IGBT driver output terminals @ V <sub>DD</sub> =0V           | 100 | 200 | -   | ns    |

#### 1.5.6 Thermal Shutdown Circuit

 $V_{CC}$ = $PV_{CC}$ =15V,  $V_{EE}$ = $PV_{EE}$ =-5V. Not production tested. Specifications are characterized and guaranteed by design.

| Parameter                         | Symbol                 | Conditions | Min | Тур | Max | Units |
|-----------------------------------|------------------------|------------|-----|-----|-----|-------|
| Thermal shutdown rising threshold | t <sub>SHDN_RISE</sub> | _          | 130 | 145 | 160 | °C    |
| Thermal shutdown hysteresis       | t <sub>SHDN_HYS</sub>  |            | -   | 20  | -   | °C    |

#### 1.5.7 UVLO Circuit

FLT1 output is connected to a 50k $\Omega$  pullup resistor.

| Parameter                                                  | Symbol                    | Conditions                                                                    | Min | Тур | Max | Units |
|------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------|-----|-----|-----|-------|
| (V <sub>CC</sub> -V <sub>COM</sub> ) UVLO rising threshold | UVLO_V <sub>TH-RISE</sub> | V <sub>COM</sub> =0V, V <sub>EE</sub> =PV <sub>EE</sub> =0 to -10V            | 8   | 9.5 | 11  | V     |
| (V <sub>CC</sub> -V <sub>COM</sub> ) UVLO hysteresis       | UVLO_V <sub>HYST</sub>    | UVLO rising threshold is measured by monitoring state change at FLT1 terminal | -   | 1.5 |     | V     |

#### 1.5.8 OVLO Circuit

FLT1 and FLT2 outputs are connected to  $50k\Omega$  pullup resistors.

| Parameter                                                  | Symbol                    | Conditions                                                                              | Min | Тур | Max | Units |
|------------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|-------|
| (V <sub>CC</sub> -V <sub>COM</sub> ) OVLO rising threshold | OVLO_V <sub>TH-RISE</sub> | V <sub>COM</sub> =0V, V <sub>EE</sub> =PV <sub>EE</sub> =0 to -10V                      | 26  | 28  | 30  | V     |
| (V <sub>CC</sub> -V <sub>COM</sub> ) OVLO hysteresis       | OVLO_V <sub>HYST</sub>    | OVLO rising threshold is measured by monitoring state change at FLT1 and FLT2 terminals | -   | 2   | -   | V     |



#### 1.5.9 Leading Edge Blanking Circuit (LEB)

 $V_{CC}=PV_{CC}=15V$ ,  $V_{EE}=PV_{EE}=-5V$ .

| Parameter                       | Symbol                 | Conditions                                                                                                                                | Min | Тур | Max | Units |
|---------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Blanking source current         | I <sub>BLNK_SRC</sub>  | Measured at C <sub>BLANK</sub> terminal during the blanking period                                                                        | 180 | 225 | 300 | μА    |
| Blanking sink current (DC test) | IBLNK_SNK_DC           | Force CBLANK to V <sub>DD</sub> during the IGBT driver off state                                                                          | 11  | 18  | 25  | mA    |
| Blanking time (see note)        | <sup>†</sup> BLNK_OPEN | IGBT driver turn-on to turn-off delay time is measured with ICM terminal set at 500mV and $C_{BLANK}$ terminal open $\Delta V_{BLANK}=3V$ | 200 | 400 | 600 | ns    |
| Blanking time (see note)        | tBLNK_220pF            | IGBT driver turn-on to turn-off delay time is measured with ICM terminal set at 500mV and C <sub>BLANK</sub> =220pF                       | 2   | 3.5 | 5   | μ\$   |

Note: All timing measurements are from 90% input stimulus change to the 10% output response change.

1.5.10 Over Current Comparator

 $V_{CC}=PV_{CC}=15V$ ,  $V_{EE}=PV_{EE}=-5V$ .

| Parameter                                                   | Symbol              | Conditions                                                                                                                  | Min | Тур | Max | Units |
|-------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Over current comparator threshold with respect to COM       | V <sub>OCTH</sub>   | VOCTH is measured during the ON time of the driver at ICM terminal by monitoring the state change at the IGBT driver output | 240 | 300 | 360 | mV    |
| Over current comparator response time (see note)            | tocr                | Step input at the ICM terminal with ±50mV overdrive (delay time is measured from ICM input to gate drive output)            | -   | 150 | 250 | ns    |
| Over current comparator input series resistor               | R <sub>ICM</sub>    | Measured at ICM terminal during blanking time                                                                               | 1   | 2   | 3   | kΩ    |
| Over current comparator input shorting switch on-resistance | R <sub>ON_ICM</sub> | Specification guaranteed by design                                                                                          | -   | 75  | -   | Ω     |

Note: Timing measurements are from 90% input stimulus change to the 10% output response change.

1.5.11 Active Clamp Comparator

 $V_{CC}=PV_{CC}=15V$ ,  $V_{EE}=PV_{EE}=-5V$ .

| Parameter                                                       | Symbol   | Conditions                                                                                                                                                                                   |     | Тур | Max | Units |
|-----------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| ACL comparator threshold with respect to V <sub>EE</sub>        | VACLTH   | VACLTH is measured during the OFF time of the driver at ACL terminal by monitoring the state change at the IGBT driver output, IGBT driver output is connected to $50\Omega$ to COM terminal | 2.6 | 3.1 | 3.6 | V     |
| ACL comparator response time (see note)                         | TACLR    | Step input with ± 500mV overdrive at the ACL terminal (Information parameter)                                                                                                                | -   | 150 | -   | ns    |
| ACL comparator to driver output tri-state delay time (see note) | TACL_TRI | Step input at the ACL terminal with ± 500mV overdrive (delay time is measured from ACL input to IGBT driver output, IGBT driver output is connected to 50Ω to COM terminal)                  | -   | 300 | -   | ns    |

Note: Timing measurements are from 90% input stimulus change to the 10% output response change.



## 1.5.12 Fault Outputs and Control Logic

 $V_{CC}=PV_{CC}=15V$ ,  $V_{EE}=PV_{EE}=-5V$ .

| Parameter                                                           | Symbol                                             | Conditions                                                                                                                                                       | Min | Тур | Max | Units |
|---------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Fault signal transformer primary switch sink resistance             | R <sub>FLT1</sub> , R <sub>FLT2</sub>              | V <sub>DD</sub> =0V, measured at FLT1 and FLT2<br>terminals @ I <sub>SINK</sub> = 100mA                                                                          | -   | 1   | 2   | W     |
| Fault signal transformer primary switch peak sink current           | I <sub>PK_FLT1</sub> ,<br>I <sub>PK_FLT2</sub>     | V <sub>DD</sub> =0V, measured at FLT1 and FLT2<br>terminals 200ns pulse<br>(Characterized but not production tested)                                             | 0.7 | 1   | -   | A     |
| Fault signal transformer primary switch low level output voltage    | V <sub>OL_FLT1</sub> ,<br>V <sub>OL_FLT2</sub>     | $V_{DD}$ =0V, measured at FLT1 and FLT2 terminals with $5\Omega$ pull-up resistance connected to $V_{DD}$                                                        | -   | 0.5 | 1.5 | V     |
| Fault signal transformer primary switch off-state max drain voltage | V <sub>DSMAX_FLT1</sub><br>V <sub>DSMAX_FLT2</sub> | @ I <sub>DS_LEAK</sub> =1uA                                                                                                                                      | 15  | -   | -   | V     |
| Fault signal pulse width                                            | T <sub>PW_FLT1</sub><br>T <sub>PW_FLT2</sub>       | Measured at FLT1 and FLT2 terminals with 100Ω pull-up and C <sub>L</sub> =50pF resistance connected to V <sub>DD</sub> (characterized but not production tested) | 100 | 200 | 400 | ns    |

## 1.5.13 IGBT Driver Output

 $V_{CC}=PV_{CC}=15V$ ,  $V_{EE}=PV_{EE}=-5V$ .

| Parameter                           | Symbol                                       | Conditions                                                                                                                        | Min                   | Тур | Max  | Units |
|-------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|------|-------|
| High level output voltage           | V <sub>OHP</sub>                             | I <sub>SOURCE</sub> =100mA<br>Measured at OUTP terminal                                                                           | V <sub>CC</sub> -0.15 | -   | -    | V     |
| Low level output voltage            | V <sub>OLN1</sub>                            | I <sub>SINK</sub> =100mA<br>Measured at OUTN terminal                                                                             | -                     | -   | 0.15 | V     |
| Output source resistance            | R <sub>OH</sub>                              | I <sub>SOURCE</sub> =100mA<br>Measured at OUTP terminal                                                                           | -                     | 0.8 | 1.7  | Ω     |
| Output sink resistance              | R <sub>OL</sub>                              | I <sub>SINK</sub> =100mA<br>Measured at OUTN terminal                                                                             | -                     | 0.7 | 1.5  | Ω     |
| Output peak source and sink current | I <sub>PK_SRC</sub> ,<br>I <sub>PK_SNK</sub> | @ T <sub>A</sub> =25°C, C <sub>LOAD</sub> =330nF<br>Measured at OUTP and OUTN<br>terminals                                        | -                     | ±10 | -    | А     |
| Continuous output current           | I <sub>DC</sub>                              | @ T <sub>A</sub> =25°C, measured at OUTP<br>and OUTN terminals<br>(limited by package power dissipation)<br>information parameter | -                     | ±2  | -    | A     |
| On-time propagation delay           | t <sub>ON_DLY</sub>                          | C <sub>LOAD</sub> =10nF<br>Measured from RCVP to OUTP                                                                             | -                     | 50  | 125  | ns    |
| Off-time propagation delay          | toff_DLY                                     | C <sub>LOAD</sub> =10nF<br>Measured from RCVN to OUTN                                                                             | -                     | 50  | 125  | ns    |
| High impedance state delay time     | t <sub>TRI_DLY</sub>                         | R <sub>LOAD</sub> =50 , C <sub>LOAD</sub> =No load                                                                                | -                     | 300 | -    | ns    |
| High impedance PFET leakage         | I <sub>PLEAK</sub>                           | -                                                                                                                                 | -                     | <1  | 10   | μΑ    |
| High impedance NFET lockage         | I <sub>NLEAK</sub>                           | -                                                                                                                                 | -                     | <2  | 20   | μΑ    |



## 2. Timing Diagrams

Figure 2. UVLO Condition FAULT1 Timing Diagram



Figure 3. OVLO Condition FLT1 & FLT2 Timing Diagram





Figure 4. Over Current Condition FLT2 Timing Diagram



**Figure 5. Active Clamp Condition Timing Diagram** 





Figure 6. IX6611 Typical Application Diagram



## 3. Theory of Operation

The IX6611 integrated circuit is designed to provide gate drive for high power IGBT modules. The device converts the incoming isolated PWM logic signals into a +15V/-5V bipolar gate drive signal with a typical 10A peak drive current capability.

#### 3.1 Detailed Circuit Description

#### 3.1.1 Input Interface

The Input Interface block of the gate driver is designed to be compatible with pulse transformers. The receiver inputs, RCVP and RCVN, are connected to the pulse transformer secondary through a diode/resistor network as shown on the typical application diagram Figure 6 on page 11. The Input Interface contains high speed Schmitt trigger buffers with 1V typical hysteresis. To reject noise and high frequency interference, a well matched full differential architecture is used for the Schmitt trigger buffer receivers.

#### 3.1.2 Pulse Recovery Logic

The Pulse Recovery Logic block receives the leading edge pulse and trailing edge pulse signals from the Input Interface and reconstructs the complementary IN and INB drive signals. These complementary signals are level shifted to drive the Gate Control Logic block.

#### 3.1.3 Gate Control Logic

The Gate Control Logic block inserts a fixed dead time between the incoming IN and INB signals to generate non-overlapping PGATE drive and NGATE drive signals. This dead time is sufficient to prevent



shoot-through in the large output P-channel and N-channel devices.

The Gate Control Logic block also receives power supply status, IGBT over-current status, and IGBT collector over-voltage status signals. Based on these signals the output stage is conditioned accordingly as shown in Figure 2 on page 9, Figure 3 on page 9, Figure 4 on page 10 and Figure 5 on page 10.

If a supply under-voltage or a supply over-voltage fault event is detected during the leading edge of the input PWM gate drive cycle, then the driver is disabled for the entire duration of the cycle. Normal operation resumes at the beginning of the next cycle only if there is no supply fault condition.

If an IGBT over-current fault occurs during the ON time of the PWM cycle, then the IGBT driver output is forced low for the remainder of the cycle. Normal operation resumes at the beginning of the next PWM gate drive cycle.

During the OFF time of the IGBT driver, if an IGBT collector over-voltage fault occurs, then for the remainder of the cycle the output PFET is turned off and the output NFET state is controlled by the ACL comparator as shown in the **Figure 5 on page 10**. Normal operation resumes at the beginning of the next PWM gate drive cycle.

#### 3.1.4 IGBT Drive Outputs

IX6611 contains separate 10A peak source and sink outputs. Separated sink and source outputs allow independent gate charge and discharge control without an external diode. The internal dead-time circuit eliminates the cross conduction of the source and sink outputs.

#### 3.1.5 Over Current Comparator

IX6611 contains an Over Current Comparator (OC COMP) with a 300mV threshold. This comparator is used for sensing over-current conditions in the external IGBT.

Emitter current sense can be implemented either by using a low value current shunt or an IGBT with a secondary current sense output.

The current-sense method works well for high gain IGBTs that do not have inherent short circuit protection. Careful application board layout is mandatory due to low sense voltage.

Traditional de-saturation protection can also be implemented using a large ratio resistor divider connected across the collector and the emitter. A noise filter (RC) at the current sense input may be required due to low sense voltage.

#### 3.1.6 Leading Edge Blanking Circuit

To prevent false tripping of the OC Comparator, its input is grounded for a fixed amount of time during the turn-on of the IGBT.

Leading Edge Blanking Circuit sets the blanking time and it is programmable through an external capacitor. The OC Comparator input is also grounded during the off time of the driver.

#### 3.1.7 Active Clamp Comparator

IX6611 contains an Active Clamp Comparator (ACL COMP) with a 3.1V threshold that can be used for implementing an advanced active clamping technique as shown in application circuit diagram **Figure 6 on page 11**. ACL COMP threshold is with respect to  $V_{\text{EE}}$ .

During the turn off of the IGBT, the ACL comparator can detect an over voltage, if the collector voltage rises above the breakdown voltage of the diode connected at the collector. In the over voltage condition the ACL comparator forces the gate driver output to a tri-state condition and the IGBT starts to turn on due to the break down diode current charging the IGBT gate. Once the IGBT turns on, its collector voltage falls, the diode recovers from break down, and the ACL comparator turns on the NMOS output and forces the IGBT gate low. This sequence may repeat several times until the energy in the external inductance is dissipated.

ACL comparator is active only when the driver output PFET is OFF.

#### 3.1.8 Thermal Shutdown (THSD)

IX6611 contains a Thermal Shutdown circuit to protect the device against the damage due to excessive die temperature. When the junction temperature exceeds 150°C, the input signals to the gate driver and the ACL comparator are disabled and the gate driver output is forced low. Device resumes normal operation when the junction temperature falls below 130°C.

#### 3.1.9 Output Fault Pulse Generator

An IGBT over current fault event can occur any time during the ON time of the gate drive signal. When an



over current occurs the Output Faults Pulse Generator creates a narrow 200ns pulse that will be used by the Fault Control Logic to communicate the fault condition to the primary side across the barrier.

#### 3.1.10 5V Regulator

The 5V regulator provides power to the internal low voltage circuits that are referenced to VEE. Regulator is powered from  $V_{CC}$  and  $V_{EE}$  and its output voltage is referenced to  $V_{EE}$ . An external bypass capacitor is required to provide the transient currents.

#### 3.1.11 Under Voltage and Over Voltage Lockout

IX6611 contains an Under Voltage Lockout Comparator (UVLO COMP) and an Over Voltage Lockout Comparator (OVLO COMP). These comparators monitor the positive power supply terminal "V<sub>CC</sub>" with respect to "COM" terminal. At the beginning of each PWM cycle, if the difference in power supply voltage (V<sub>CC</sub>-V<sub>COM</sub>) is below the UVLO threshold or above the OVLO threshold the gate driver output is disabled (driven low) for that PWM cycle. Once the PWM cycle starts with no power supply faults then the gate driver is enabled and the UVLO and OVLO faults are ignored for the reminder of the cycle. Power supply fault are not latched. Normal operation resumes automatically on the next PWM input cycle after the power supply recovers from the fault condition.

The UVLO circuit is operational at  $V_{CC}$  no greater than 3V and it keeps the gate driver output low until  $V_{CC}$  is raises above the UVLO threshold.

#### 3.1.12 Fault Control Logic

Fault information is communicated to the primary side through the pulse transformer interface. Fault Control Logic provides the gate drive to the high current switches connected to the primary terminals of the pulse transformer. Narrow pulses are used to drive the high current switches. Based on the fault type, the fault control logic selects the narrow pulses either from the input interface or from the output fault pulse generator and drives the appropriate high current switch.

UVLO fault condition is communicated to the primary side by driving the FLT1 high current switch on the leading edge of the PWM gate drive ON cycle.

OVLO fault condition is communicated to the primary side by driving the FLT1 high current switch on the leading edge and the FLT2 high current switch on the trailing edge of the PWM gate drive ON cycle. The primary side recognizes the OVLO fault condition if and only if both FLT1 and FLT2 flags are set.

IGBT Over Current condition is communicated to the primary side by driving the FLT2 high current switch with a pulse from the output fault pulse generator.



## 4. Manufacturing Information

#### 4.1 Moisture Sensitivity

All plastic encapsulated semiconductor packages are susceptible to moisture ingression. IXYS Corporation classified all of its plastic encapsulated devices for moisture sensitivity according to the latest version of the joint industry standard, **IPC/JEDEC J-STD-020**, in force at the time of product evaluation. We test all of our products to the maximum conditions set forth in the standard, and guarantee proper operation of our devices when handled according to the limitations and information in that standard as well as to any limitations set forth in the information or standards referenced below.

Failure to adhere to the warnings or limitations as established by the listed specifications could result in reduced product performance, reduction of operable life, and/or reduction of overall reliability.

This product carries a **Moisture Sensitivity Level (MSL) classification** as shown below, and should be handled according to the requirements of the latest version of the joint industry standard **IPC/JEDEC J-STD-033**.

| Device  | Moisture Sensitivity Level (MSL) Classification |
|---------|-------------------------------------------------|
| IX6611T | MSL 1                                           |

#### 4.2 ESD Sensitivity



This product is ESD Sensitive, and should be handled according to the industry standard JESD-625.

#### 4.3 Soldering Profile

Provided in the table below is the Classification Temperature ( $T_C$ ) of this product and the maximum dwell time the body temperature of this device may be above ( $T_C$  - 5)°C. The classification temperature sets the Maximum Body Temperature allowed for this device during lead-free reflow processes. For through hole devices, and any other processes, the guidelines of **J-STD-020** must be observed.

| Device  | Classification Temperature (T <sub>C</sub> ) | Dwell Time (t <sub>p</sub> ) | Max Reflow Cycles |
|---------|----------------------------------------------|------------------------------|-------------------|
| IX6611T | 260°C                                        | 30 seconds                   | 3                 |

#### 4.4 Board Wash

IXYS Corporation recommends the use of no-clean flux formulations. Board washing to reduce or remove flux residue following the solder reflow process is acceptable provided proper precautions are taken to prevent damage to the device. These precautions include, but are not limited to: using a low pressure wash and providing a follow up bake cycle sufficient to remove any moisture trapped within the device due to the washing process. Due to the variability of the wash parameters used to clean the board, determination of the bake temperature and duration necessary to remove the moisture trapped within the package is the responsibility of the user (assembler). Cleaning or drying methods that employ ultrasonic energy may damage the device and should not be used. Additionally, the device must not be exposed to flux or solvents that are Chlorine- or Fluorine-based.









#### 4.5 Package Mechanical Dimensions

#### 4.5.1 IX6611T 16-Pin SOIC



#### 4.5.2 IX6611TTR Tape & Reel

# **TBD**

#### For additional information please visit our website at: www.ixys.com

IXYS Corporation makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses nor indemnity are expressed or implied. Except as set forth in IXYS Corporation Standard Terms and Conditions of Sale, IXYS Corporation assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right.

The products described in this document are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or where malfunction of IXYS Corporation's product may result in direct physical harm, injury, or death to a person or severe property or environmental damage. IXYS Corporation reserves the right to discontinue or make changes to its products at any time without notice.

Specification: DS-IX6611-R00A ©Copyright 2016, IXYS All rights reserved. Printed in USA.

6/9/2016

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

IXYS:

IX6611TR IX6611T