



Monolithic Linear IC  
**LA7567EV** — **TV and VCR VIF/SIF IF Signal-Processing Circuit**  
**with PAL/NTSC Multi-Format Audio Support**

### Overview

The LA7567EV is PAL/NTSC multi-format audio VIF/SIF IF ICs that adopt a semi-adjustment-free system. The VIF block adopts a technique that makes AFT adjustment unnecessary by adjusting the VCO, thus simplifying the adjustment steps in the manufacturing process. PLL detection is adopted in the FM detector to support multi-format audio detection. A built-in SIF converter is included to simplify multi-format system designs. A 5V power-supply voltage is used to match that used in most multimedia systems. In addition, these ICs also include a buzz canceller to suppress Nyquist buzz and provide high audio quality. The LA7567EV feature improvements over the LA7567N and LA7567NM in the audio and video signal-to-noise ratios and the video signal.

### Functions

- VIF block: VIF amplifier, PLL detector, BNC, RF AGC, EQ amplifier, AFT, IF AGC, buzz canceller.
- First SIF block: first SIF, first SIF detector, AGC.
- SIF block: multi-format SIF converter, limiter amplifier, PLL FM detector.

### Features

- No AFT or SIF coils are required, making these circuits adjustment free.
- A PAL/NTSC multi-format audio system can be constructed easily.
- Built-in buzz canceller for excellent audio performance.
- $V_{CC} = 5V$ , low power dissipation (250mW)

### Specifications

#### Maximum Ratings at $T_a = 25^\circ\text{C}$

| Parameter                   | Symbol           | Conditions                                           | Ratings     | Unit             |
|-----------------------------|------------------|------------------------------------------------------|-------------|------------------|
| Maximum supply voltage      | $V_{CC}$ max     |                                                      | 6           | V                |
| Circuit voltage             | $V_{13}, V_{17}$ |                                                      | $V_{CC}$    | V                |
| Circuit current             | $I_6$            |                                                      | -3          | mA               |
|                             | $I_{10}$         |                                                      | -10         | mA               |
|                             | $I_{24}$         |                                                      | -2          | mA               |
| Allowable power dissipation | $P_d$ max        | $T_a \leq 70^\circ\text{C}$ , when mounted on a PCB* | 400         | mW               |
| Operating temperature       | $T_{opr}$        |                                                      | -20 to +70  | $^\circ\text{C}$ |
| Storage temperature         | $T_{stg}$        |                                                      | -55 to +150 | $^\circ\text{C}$ |

\*: Printed circuit board: 114.3mm × 76.1mm × 1.6mm, glass epoxy board.

- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

Operating Conditions at  $T_a = 25^\circ\text{C}$ 

| Parameter                      | Symbol             | Conditions | Ratings    | Unit |
|--------------------------------|--------------------|------------|------------|------|
| Recommended supply voltage     | V <sub>CC</sub>    |            | 5          | V    |
| Operating supply voltage range | V <sub>CC</sub> op |            | 4.5 to 5.5 | V    |

Electrical Characteristics at  $T_a = 25^\circ\text{C}$ ,  $V_{CC} = 5\text{V}$ ,  $f_p = 38.9\text{MHz}$ 

| Parameter                          | Symbol                | Conditions           | Ratings               |                 |      | Unit              |
|------------------------------------|-----------------------|----------------------|-----------------------|-----------------|------|-------------------|
|                                    |                       |                      | min                   | typ             | max  |                   |
| <b>[VIF Block]</b>                 |                       |                      |                       |                 |      |                   |
| Circuit current                    | I <sub>5</sub>        |                      | 40.8                  | 48.0            | 55.2 | mA                |
| Maximum RF AGC voltage             | V <sub>14H</sub>      |                      | V <sub>CC</sub> - 0.5 | V <sub>CC</sub> |      | V                 |
| Minimum RF AGC voltage             | V <sub>14L</sub>      |                      |                       | 0               | 0.5  | V                 |
| Input sensitivity                  | V <sub>I</sub>        | S <sub>1</sub> = OFF | 33                    | 39              | 45   | dB $\mu$ V        |
| AGC range                          | G <sub>R</sub>        |                      | 58                    | 63              |      | dB                |
| Maximum allowable input            | V <sub>I</sub> max    |                      | 95                    | 100             |      | dB $\mu$ V        |
| No-signal video output voltage     | V <sub>6</sub>        |                      | 3.0                   | 3.3             | 3.6  | V                 |
| Sync. signal tip voltage           | V <sub>6</sub> tip    |                      | 1.05                  | 1.35            | 1.64 | V                 |
| Video output level                 | V <sub>O</sub>        |                      | 1.46                  | 1.7             | 1.94 | V <sub>p-p</sub>  |
| Black noise threshold voltage      | V <sub>BTH</sub>      |                      | 0.5                   | 0.8             | 1.1  | V                 |
| Black noise clamp voltage          | V <sub>BCL</sub>      |                      | 1.6                   | 1.9             | 2.2  | V                 |
| Video signal-to-noise ratio        | S/N                   |                      | 48                    | 52              |      | dB                |
| C-S beat                           | I <sub>C-S</sub>      |                      | 38                    | 43              |      | dB                |
| Frequency characteristics          | f <sub>C</sub>        | 6MHz                 | -3.0                  | -1.5            |      | dB                |
| Differential gain                  | D <sub>G</sub>        |                      |                       | 3.0             | 6.5  | %                 |
| Differential phase                 | D <sub>P</sub>        |                      |                       | 3               | 5    | deg               |
| No-signal AFT voltage              | V <sub>13</sub>       |                      | 2.0                   | 2.5             | 3.0  | V                 |
| Maximum AFT voltage                | V <sub>13H</sub>      |                      | 4.0                   | 4.4             | 5.0  | V                 |
| Minimum AFT voltage                | V <sub>13L</sub>      |                      | 0                     | 0.18            | 1.00 | V                 |
| AFT detection sensitivity          | S <sub>f</sub>        |                      | 17                    | 24              | 32   | mV/kHz            |
| VIF input resistance               | R <sub>i</sub>        | 38.9MHz              |                       | 1.5             |      | k $\Omega$        |
| VIF input capacitance              | C <sub>i</sub>        | 38.9MHz              |                       | 3               |      | pF                |
| APC pull-in range (U)              | f <sub>pu</sub>       |                      | 0.7                   | 1.5             |      | MHz               |
| APC pull-in range (L)              | f <sub>pl</sub>       |                      |                       | -1.5            | -0.9 | MHz               |
| AFT tolerance frequency 1          | d <sub>fa1</sub>      |                      | -450                  | -50             | 350  | kHz               |
| VCO1 maximum variability range (U) | d <sub>fu</sub>       |                      | 1.0                   | 1.5             |      | MHz               |
| VCO1 maximum variability range (L) | d <sub>fl</sub>       |                      |                       | -1.5            | -1.0 | MHz               |
| VCO control sensitivity            | B                     |                      | 1.0                   | 2.0             | 4.0  | kHz/mV            |
| <b>[First SIF Block]</b>           |                       |                      |                       |                 |      |                   |
| Conversion gain                    | V <sub>G</sub>        |                      | 22                    | 28              | 32   | dB                |
| 5.5 iMHz output level              | S <sub>O</sub>        |                      | 32                    | 70              | 110  | mVrms             |
| First SIF maximum input            | S <sub>i</sub> max    |                      | 50                    | 100             |      | mVrms             |
| First SIF input resistance         | R <sub>i</sub> (SIF)  | 33.4MHz              |                       | 2               |      | k $\Omega$        |
| First SIF input capacitance        | C <sub>i</sub> (SIF)  | 33.4MHz              |                       | 3               |      | pF                |
| <b>[SIF Block]</b>                 |                       |                      |                       |                 |      |                   |
| Limiting sensitivity               | V <sub>ji</sub> (lim) |                      | 42                    | 48              | 54   | dB $\mu$ V        |
| FM detector output voltage *       | V <sub>O</sub> (FM)   | 5.5MHz $\pm$ 50kHz   | 570                   | 710             | 855  | mVrms             |
| AMR rejection ratio                | AMR                   |                      | 50                    | 60              |      | dB                |
| Total harmonic distortion          | THD                   |                      |                       | 0.3             | 0.8  | %                 |
| SIF S/N                            | S/N (FM)              |                      | 57                    | 62              |      | dB                |
| <b>[SIF Converter]</b>             |                       |                      |                       |                 |      |                   |
| Conversion gain                    | V <sub>G</sub> (SIF)  |                      | 8                     | 11              | 14   | dB                |
| Maximum output level               | V <sub>max</sub>      |                      | 103                   | 109             | 115  | dB $\mu$ V        |
| Carrier suppression ratio          | V <sub>GR</sub> (5.5) |                      | 15                    | 21              |      | dB                |
| Oscillator level                   | V <sub>OSC</sub>      |                      | 35                    | 70              |      | mV <sub>p-p</sub> |
| Oscillator leakage                 | OSCLeak               |                      | 14                    | 25              |      | dB                |
| Oscillator stopped current         | I <sub>4</sub>        |                      |                       |                 | 300  | $\mu$ A           |

Note: \*The FM detector output level can be reduced and the FM dynamic range can be increased by inserting a resistor and a capacitor in series between pin 23 and ground.

## Package Dimensions

unit : mm

3175C



## Pin Assignment



Top view

ILA06680

## Internal Equivalent Circuit and External Components



## AC Characteristics Test Circuit



ILA06682

## Test Circuit



ILA06683

**Test Conditions****V1. Circuit current . . . . . [I<sub>5</sub>]**

- (1) Internal AGC
- (2) Input a 38.9MHz 10mVrms continuous wave to the VIF input pin.
- (3) RF AGC V<sub>r</sub> MAX
- (4) Connect an ammeter to the V<sub>CC</sub> and measure the incoming current.

**V2.V3. Maximum RF AGC voltage, Minimum RF AGC voltage . . . . . [V<sub>14H</sub>, V<sub>14L</sub>]**

- (1) Internal AGC
- (2) Input a 38.9MHz 10mVrms continuous wave to the VIF input pin.
- (3) Adjust the RF AGC V<sub>r</sub> (resistor value max.) and measure the maximum RF AGC voltage. (F)
- (4) Adjust the RF AGC V<sub>r</sub> (resistor value min.) and measure the minimum RF AGC voltage. (F)

**V4. Input sensitivity . . . . . [V<sub>i</sub>]**

- (1) Internal AGC
- (2) f<sub>p</sub> = 38.9MHz 400Hz 40% AM (VIF input)
- (3) Turn off the S1 and put 100kΩ through.
- (4) VIF input level at which the 400Hz detection output level at test point A becomes 0.64Vp-p.

**V5. AGC range . . . . . [G<sub>R</sub>]**

- (1) Apply the V<sub>CC</sub> voltage to the external AGC IF AGC (pin 17).
- (2) In the same manner as for the V4 (input sensitivity), measure the VIF input level at which the detection output level becomes 0.64Vp-p . . . . . V<sub>i1</sub>.
- (3) 
$$G_R = 20 \log \frac{V_{i1}}{V_i} \text{ dB}$$

**V6. Maximum allowable input . . . . . [V<sub>i</sub> max]**

- (1) Internal AGC
- (2) f<sub>p</sub> = 38.9MHz 15kHz 78% AM (VIF input)
- (3) VIF input level at which the detection output level at test point A is video output (V<sub>o</sub>)  $\pm 1$ dB

**V7. No-signal video output voltage . . . . . [V<sub>6</sub>]**

- (1) Apply the V<sub>CC</sub> voltage to the external AGC, IF AGC (pin 17).
- (2) Measure the DC voltage of VIDEO output (A).

**V8. Sync. signal tip voltage . . . . . [V<sub>6tip</sub>]**

- (1) Internal AGC
- (2) Input a 38.9MHz 10mVrms continuous wave to the VIF input pin.
- (3) Measure the DC voltage of VIDEO output (A).

**V9. Video output level . . . . . [V<sub>o</sub>]**

- (1) Internal AGC
- (2) f<sub>p</sub> = 38.9MHz 15kHz 78% AM V<sub>i</sub> = 10mVrms (VIF input)
- (3) Measure the peak value of the detection output level at test point A. . . . . V<sub>p-p</sub>

**V10.V11. Black noise threshold level and clamp voltage . . . . . [VBTH, VBCL]**

- (1) Apply DC voltage to the external AGC, IF AGC (pin 17) and adjust the voltage.
- (2)  $f_p = 38.9\text{MHz}$  400Hz 40% AM10mVrms (VIF input)
- (3) Adjust the IF AGC (pin 17) voltage to operate the noise canceller.

Measure the  $V_{BTH}$ ,  $V_{BCL}$  at test point A.

**V12. Video S/N . . . . . [S/N]**

- (1) Internal AGC
- (2)  $f_p = 38.9\text{MHz}$  CW = 10mVrms (VIF input)
- (3) Measure the noise voltage at test point A in RMS volts through a 10kHz to 4MHz band-pass filter.

Noise voltage (N)

$$(4) \quad S/N = 20 \log \frac{\text{Video portion (Vp-p)}}{\text{Noise voltage (Vrms)}} = 20 \log \frac{1.12\text{Vp-p}}{\text{Noise voltage (Vrms)}} \text{ (dB)}$$

**V13. C/S beat . . . . . [ICS]**

- (1) Apply DC voltage to the external AGC IF AGC (pin 17) and adjust the voltage.
- (2)  $f_p = 38.9\text{MHz}$  CW; 10mVrms  
 $f_c = 34.47\text{MHz}$  CW; 10mVrms-10dB  
 $f_s = 33.4\text{MHz}$  CW; 10mVrms-10dB
- (3) Adjust the IF AGC (pin 17) voltage so that the output level at test point A becomes 1.3Vp-p.
- (4) Measure the difference between the levels at 4.43MHz and 1.07MHz.

**V14. Frequency characteristics . . . . . [fc]**

- (1) Apply DC voltage to the external AGC IF AGC (pin 17) and adjust the voltage.
- (2) SG1: 38.9MHz continuous wave 10mVrms  
SG2: 38.8MHz to 32.9MHz continuous wave 2mVrms  
Add the SG1 and SG2 signals using a T pat and adjust each SG signal level so that the above-mentioned levels are reached and input the added signals to the VIF IN.
- (3) First set the SG2 frequency to 38.8MHz, and then adjust the IF AGC voltage (V17) so that the output level at test point A becomes 0.5Vp-p.....V1
- (4) Set the SG2 frequency to 32.9MHz and measure the output level.....V2
- (5) Calculate as follows:  $f_c = 20 \log \frac{V2}{V1} \text{ (dB)}$

**V15.V16. Differential gain, differential phase . . . [DG, DP]**

- (1) Internal AGC
- (2)  $f_p = 38.9\text{MHz}$  ALP50% 87.5% modulation video signal  $V_i = 10\text{mVrms}$
- (3) Measure the DG and DP at test point A

**V17. No signal AFT voltage . . . . . [V13]**

- (1) Internal AGC
- (2) Measure the DC voltage at the AFT output (B).

**V18.V19.V20. Maximum minimum AFT output voltage, AFT detection sensitivity . . . [V13H, V13L, S<sub>f</sub>]**

- (1) Internal AGC
- (2)  $f_p = 38.9\text{MHz} \pm 1.5\text{MHz}$  Sweep = 10mVrms (VIF input)
- (3) Maximum voltage: V13H, minimum voltage: V13L
- (4) Measure the frequency deviation at which the voltage at test point B changes from V1 to V2.  
..... $\Delta f$

$$S_f = \frac{2000(\text{mV})}{\Delta f(\text{kHz})} \text{ mV/kHz}$$

**V21.V22. VIF input resistance, Input capacitance . . . . . [R<sub>i</sub>, C<sub>i</sub>]**

- (1) Referring to the input impedance Test Circuit, measure  $R_i$  and  $C_i$  with an impedance analyzer.

**V23.V24. APC pull-in range . . . . . [f<sub>pu</sub>, f<sub>pl</sub>]**

- (1) Internal AGC
- (2)  $f_p = 33\text{MHz}$  to 44MHz continuous wave; 10mVrms
- (3) Adjust the SG signal frequency to be higher than  $f_p = 38.9\text{MHz}$  to bring the PLL to unlocked state.  
Note: GThe PLL is assumed to be in unlocked state when a beat signal appears at test point A.
- (4) When the SG signal frequency is lowered, the PLL is brought to locked state again. ....(f1)
- (5) Lower the SG signal frequency to bring the PLL to unlocked state.
- (6) When the SG signal frequency is raised, the PLL is brought to locked state again. ....(f2)
- (7) Calculate as follows:  
 $f_{pu} = f_1 - 38.9\text{MHz}$   
 $f_{pl} = f_2 - 38.9\text{MHz}$

**V25. AFT tolerance frequency . . . . . [ΔF<sub>a1</sub>]**

- (1) Internal AGC
- (2) SG1:37.9MHz to 40.9MHz variable continuous wave 10mVrms
- (3) Adjust the SG1 signal frequency so that the AFT output DC voltage (test point B) becomes 2.5V; that SG1 signal frequency is f1.
- (4) External AGC (Adjust the V17.)
- (5) Apply 5V to the IFAGC (pin 17) and then pick up the VCO oscillation frequency from GND, etc. and measure the frequency (f2)
- (6) Calculate as follows:  
AFT tolerance frequency  $\Delta F_{a1} = f_2 - f_1(\text{kHz})$

**V26.V27. VCO Maximum variable range (U, L) . . [df<sub>U</sub>, df<sub>L</sub>]**

- (1) Apply the V<sub>CC</sub> voltage to the external AGC, IF AGC (pin 17).
- (2) Pick up the VCO oscillation frequency from the VIDEO output (A), GND, etc. and adjust the VCO coil so that the frequency becomes 38.9MHz.
- (3) f<sub>U</sub> is taken as the frequency when 1V is applied to the APC pin (pin 9). In the same manner, f<sub>L</sub> is taken as the frequency when 5V is applied to the APC pin (pin 9).

$$df_U = f_U - 38.9\text{MHz}$$

$$df_L = f_L - 38.9\text{MHz}$$

**V28. VCO control sensitivity. . . . . [β]**

- (1) Apply the V<sub>CC</sub> voltage to the external AGC, IF AGC (pin 17).
- (2) Pick up the VCO oscillation frequency from the VIDEO output (A), GND, etc. and adjust the VCO coil so that the frequency becomes 38.9MHz.
- (3) f<sub>1</sub> is taken as the frequency when 3.0V applied to the APC pin (pin 9). In the same manner, f<sub>2</sub> is taken as the frequency when 3.4V is applied to the APC pin (pin 9).

$$\beta = \frac{f_2 - f_1}{400} \text{ (kHz/mV)}$$

**F1. First SIF conversion gain . . . . . [V<sub>G</sub>]**

- (1) Internal AGC
- (2) f<sub>p</sub> = 38.9MHz CW; 10mV (VIF input)  
f<sub>s</sub> = 33.4MHz CW; 500μV (First SIF input) . . . . . V<sub>1</sub>
- (3) Detection output level at test point C (Vrms) . . . . . V<sub>2</sub> (5.5MHz)
- (4)  $V_G = 20\log \frac{V_2}{V_1}$  dB

**F2. 5.5MHz output level. . . . . [S<sub>O</sub>]**

- (1) Internal AGC
- (2) f<sub>p</sub> = 38.9MHz CW; 10mV (VIF input)  
f<sub>s</sub> = 33.4MHz CW; 10mV (First SIF input) . . . . . V<sub>1</sub>
- (3) Detection output level at test point C (5.5MHz) . . . . . S<sub>O</sub>(mVrms)

**F3. 1st SIF maximum input. . . . . [S<sub>i</sub> max]**

- (1) Internal AGC
- (2) f<sub>p</sub> = 38.9MHz CW; 10mV (VIF input)  
f<sub>s</sub> = 33.4MHz CW; variable (First SIF input)
- (3) Input level at which the detection output at test point C (5.5MHz) becomes S<sub>O</sub> ±2dB.....S<sub>i</sub> max

**F4. F5. First SIF input resistance, input capacitance . . . . [R<sub>i</sub>(SIF1), C<sub>i</sub>(SIF1)]**

- (1) Using an input analyzer, measure R<sub>i</sub> and C<sub>i</sub> in the input impedance measuring circuit.

**S1. SIF limiting sensitivity . . . . . [V<sub>i</sub>(lim)]**

- (1) Apply the V<sub>CC</sub> voltage to the external AGC, IF AGC (pin 17).
- (2) f<sub>s</sub> = 5.5MHz fm = 400Hz ΔF = ±30kHz (SIF input)
- (3) Set the SIF input level to 100mVrms and then measure the level at test point D.....V1
- (4) Lower the SIF input level until V1-3dB occurs. Measure the input level at that moment.

**S2-5. S7-10. FM detection output voltage, distortion factor . . . . . [V<sub>O</sub>(FM, THD)]**

- (1) Apply the V<sub>CC</sub> voltage to the external AGC, IF AGC (pin 17).
- (2) f<sub>s</sub> = 4.5MHz fm = 1kHz ΔF = ±25kHz, f<sub>s</sub> = 5.5MHz or 6.0MHz fm = 1kHz ΔF = ±50kHz, (SIF input V<sub>i</sub> = 100mVrms)
- (3) Assign the level at test point D to the FM detection output voltage and measure the distortion factor.

**S3. AM rejection ratio . . . . . [AMR]**

- (1) Apply the V<sub>CC</sub> voltage to the external AGC, IF AGC (pin 17).
- (2) f<sub>s</sub> = 5.5MHz fm = 400Hz AM = 30% (SIF input V<sub>i</sub>=100mVrms)
- (3) Measure the output level at test point D.....VAM
- (4)  $AMR = 20\log \frac{V_O(DET)}{VAM} \text{ dB}$

**S5. SIF S/N . . . . . [S/N]**

- (1) External AGC (V17 = V<sub>CC</sub>)
- (2) f<sub>s</sub> = 5.5MHz NO MOD V<sub>i</sub> = 100mVrms
- (3) Measure the output level at test point D.....V<sub>n</sub>
- (4)  $S/N = 20\log \frac{V_O(DET)}{V_n} \text{ dB}$

**C1. Converter conversion gain . . . . . V<sub>G</sub>(SIF)**

- (1) Internal AGC
- (2) f<sub>p</sub> = 38.9MHz CW; 10mV (VIF input)  
f<sub>s</sub> = 33.4MHz CW; 316μV (First SIF input)
- (3) Measure the 6MHz component at test point E (MIX output). .....V1
- (4) Measure the 5.5MHz component at test point F (NICAM output). .....V2
- (5)  $V_G \text{ mix} = 20\log \frac{V1}{V2} \text{ dB}$

**C2. SIF converter maximum output level . . . . . [V<sub>max</sub>]**

- (1) Internal AGC
- (2) f<sub>p</sub> = 38.9MHz CW; 10mV (VIF input)  
f<sub>s</sub> = 33.4MHz CW; 10mV (First SIF input)
- (3) Measure the 6MHz component at test point E (MIX output). .....V<sub>max</sub>(dBμV)

**C3. Carrier suppression ratio (V<sub>GR</sub>(5.5))**

- (1) Internal AGC
- (2) f<sub>p</sub> = 38.9MHz CW; 10mV (VIF input)  
f<sub>s</sub> = 33.4MHz CW; 316μV (First SIF input)
- (3) Measure the 6MHz component at test point E (MIX output). .....V6 (dBμV)
- (4) Measure the 5.5MHz component at test point E (MIX output). .....V5.5 (dBμV)
- (5) Perform the following calculation.  
Carrier suppression ratio V<sub>GR</sub>(5.5)(dB) = V6 - V5.5

**C5. OSC leakage (OSC leak)**

- (1) Internal AGC
- (2)  $f_p = 38.9\text{MHz}$  CW; 10mV(VIF input)  
 $f_s = 33.4\text{MHz}$  CW; 316 $\mu\text{V}$ (First SIF input)
- (3) Measure the 6MHz component at test point E (MIX output). ....V6(dB $\mu\text{V}$ )
- (4) Measure the 500kHz component at test point E (MIX output). ....V0.5(dB $\mu\text{V}$ )
- (5) Perform the following calculation.

Carrier suppression ratio OSCleak(dB)=V6 - V0.5

Note 1) Unless otherwise specified for VIF test, apply the VCC voltage to the IF AGC and adjust the VCO coil so that oscillation occurs at 38.9MHz.

Note 2) Unless otherwise specified, the SW1 must be ON.

Application Circuit Diagrams

PAL SPLIT



NT (US) SPLIT



# LA7567EV

## JAPAN SPLIT



## NT (US) INTER



## Sample Application Circuit

When the SIF, first SIF, AFT, and RF AGC circuits are not used:

- When the SIF circuit is not used:  
Leave pins 1, 23, and 24 open.  
Connect pin 2 to ground through a  $2\text{k}\Omega$  resistor.
- When the first SIF circuit is not used:  
Leave pins 3, 4, 15 and 22 open.  
Connect pin 16 to ground.
- When the AFT circuit is not used:  
Since there is no way to defeat the AFT circuit, connect a  $100\text{k}\Omega$  resistor and a  $0.01\mu\text{F}$  capacitor in parallel between pin 13 and ground.
- When the RF AGC circuit is not used:  
Leave pins 14 and 21 open.  
Insert a  $0.01\mu\text{F}$  capacitor between pin 21 and ground for oscillation prevention.



## Pin Functions

| Pin No. | Pin                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Equivalent circuit                                                                                                                                                                                             |
|---------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | SIF INPUT              | <ul style="list-style-type: none"> <li>SIF input. The input impedance is about <math>1\text{k}\Omega</math>. Since buzzing and buzz beating can occur if interference enters this input pin, care must be taken when design the pattern layout for this pin. Note that the video and chrominance signals are especially likely to interfere with the audio signal. Also, the VIF carrier signal can also cause interference.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                           |  <p>ILA06689</p>                                                                                                            |
| 2       | FM power supply filter | <ul style="list-style-type: none"> <li>FM detector bias line filter input. Used to improve the FM detector signal-to-noise ratio. C1 should be at least <math>0.47\mu\text{F}</math>, and <math>1\mu\text{F}</math> is recommended. If the FM detector is not used, connect pin 2 to ground through a <math>2\text{k}\Omega</math> resistor. This stops the FM detector VCO.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  <p>ILA06690</p>                                                                                                           |
| 3<br>4  | SIF converter          | <ul style="list-style-type: none"> <li>Pin 3 is the SIF converter output. The signal is passed through a 6MHz bandpass filter and input to the SIF circuit. There is a <math>200\Omega</math> resistor in series with the emitter-follower output.</li> <li>Pin 4 is the SIF converter 500kHz oscillator connection. Since this oscillator circuit includes an ALC, the oscillator level is held fixed at a low level. If this circuit is not used, connect pin 4 to ground through a <math>10\text{k}\Omega</math> external resistor. Providing this external resistor stops the 500kHz oscillator and allows the converter to be used as an amplifier.</li> <li>When this circuit is used with an intercarrier, the buzz characteristics can be improved by changing the value of the resistor connected between pin 4 and ground to <math>100\text{k}\Omega</math>.</li> </ul> |  <p>ILA06713</p><br> <p>ILA06691</p> |
| 5       | VCC                    | <ul style="list-style-type: none"> <li>Use the shortest distance possible when decoupling VCC and ground.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                |

Continued on next page.

Continued from preceding page.

| Pin No.     | Pin        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Equivalent circuit                                                                  |
|-------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| 6<br>7<br>8 | EQ amp     | <ul style="list-style-type: none"> <li>Equalizer circuit. This circuit is used to correct the video signal frequency characteristics.</li> <li>Pin 8 is the EQ amplifier input. This amplifier amplifies a 1.5Vp-p video signal to 2Vp-p.</li> <li>Notes on equalizer amplifier design<br/>The equalizer amplifier is designed as a voltage follower amplifier with a gain of about 2.3dB. When used for frequency characteristics correction, a capacitor, inductor, and resistor must be connected in series between pin 7 and ground.</li> <li>Approach used in the equalizer amplifier<br/>If <math>v_i</math> is the input signal and <math>v_o</math> is the output signal, then:</li> </ul> $\frac{R_1}{2} + 1 (v_i + v_{in}) = v_o \times G$ <p>Where <math>G</math> is the voltage-follower amplifier gain.<br/>Assume:<br/><math>v_{in}</math>: Imaginary short<br/><math>G</math>: About 2.3dB<br/><math>v_{in} \approx 0</math>.<br/>Then:</p> $AV = \frac{v_o G}{v_i} = \frac{R_1}{Z} + 1$ <ul style="list-style-type: none"> <li><math>R_1</math> is the IC internal resistance, and is <math>1k\Omega</math>. In the application design, simply select <math>Z</math> to correspond to the desired characteristics. However, since the EQ amplifier gain will be maximum at the resonant point defined by <math>Z</math>, care is required to assure that distortion does not occur.</li> </ul> |  |
| 9           | APC FILTER | <ul style="list-style-type: none"> <li>PLL detector APC filter connection. The APC time constant is switched internally in the IC. When locked, the VCO is controlled by loop A and the loop gain is reduced. When unlocked and during weak field reception, the VCO is controlled by loop B and the loop gain is increased.</li> </ul> <p>For this APC filter we recommend:<br/> <math>R = 150</math> to <math>390\Omega</math><br/> <math>C = 0.47\mu F</math></p>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

Continued on next page.

Continued from preceding page.

| Pin No.  | Pin                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      | Equivalent circuit                                                                                |
|----------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| 10       | Composite video output | <ul style="list-style-type: none"> <li>Output for the video signal that includes the SIF carrier. A resistor must be inserted between pin 10 and ground to acquire adequate drive capability. <math>R \geq 300\Omega</math></li> </ul>                                                                                                                                                                                                           | <br>ILA06695   |
| 11<br>12 | VCO tank               | <ul style="list-style-type: none"> <li>VCO tank circuit used for video signal detection. See the coil specifications provided separately for details on the tank circuit. This VCO is a vector synthesis VCO.</li> </ul>                                                                                                                                                                                                                         | <br>ILA06696   |
| 13       | AFT OUTPUT             | <ul style="list-style-type: none"> <li>AFT output. The AFT center voltage is generated by an external bleeder resistor. The AFT gain is increased by increasing the resistance of this external bleeder resistor. However, this resistor must not exceed <math>390\text{k}\Omega</math>. This circuit includes a control function that controls the AFT voltage to naturally approach the center voltage during weak field reception.</li> </ul> | <br>ILA06697  |
| 14       | RF AGC OUTPUT          | <ul style="list-style-type: none"> <li>RF AGC output. This output controls the tuner RF AGC. A protective <math>100\Omega</math> resistor is inserted in series with the open collector output. Determine the external bleeder resistor value in accordance with the specifications of the tuner.</li> </ul>                                                                                                                                     | <br>ILA06698 |
| 15       | 1st SIF INPUT          | <ul style="list-style-type: none"> <li>First SIF input. A DC cut capacitor must be used in the input circuit.</li> <li>If a SAW filter is used: The first SIF sensitivity can be increased by inserting an inductor between the SAW filter and the IC to neutralize the SAW filter output capacitance and the IC input capacitance.</li> <li>When used in an intercarrier system: This pin (pin 15) may be left open.</li> </ul>                 | <br>ILA06699 |

Continued on next page.

Continued from preceding page.

| Pin No.  | Pin                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Equivalent circuit                                                                                                        |
|----------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| 16       | 1st SIF AGC FILTER | <ul style="list-style-type: none"> <li>First SIF AGC filter connection.</li> </ul> <p>This IC adopts an average value AGC technique. The first SIF conversion gain is about 30dB, and the AGC range is over 50dB. A <math>0.01\mu\text{F}</math> capacitor is normally used in filter connected to this pin.</p> <ul style="list-style-type: none"> <li>When used in an intercarrier system:<br/>Connect this pin (pin 16) to ground. The IC internal switch will operate to connect the intercarrier output to the SIF converter input.</li> </ul> |  <p>16</p> <p>ILA06700</p>             |
| 17       | IF AGC FILTER      | <ul style="list-style-type: none"> <li>IF AGC filter connection</li> </ul> <p>The signal peak-detected by the built-in AGC detector is converted to the AGC voltage at pin 17. Additionally, a second AGC filter (a lag-lead filter) used to create the dual time constants is provided internally in the IC. Use a <math>0.022\mu\text{F}</math> capacitor as the external capacitor, and adjust the value according to the sag, AGC speed, and other characteristics.</p>                                                                         |  <p>17</p> <p>ILA06701</p>            |
| 18<br>19 | VIF input          | <ul style="list-style-type: none"> <li>VIF amplifier input.</li> </ul> <p>The input circuit is a balanced circuit, and the input circuit constants are:<br/> <math>R \approx 1.5\text{k}\Omega</math><br/> <math>C \approx 3\text{pF}</math> </p>                                                                                                                                                                                                                                                                                                   |  <p>18</p> <p>19</p> <p>ILA06702</p> |
| 20       | GND                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                           |

Continued on next page.

Continued from preceding page.

| Pin No. | Pin                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Equivalent circuit                                                                                    |
|---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| 21      | RF AGC VR          | <ul style="list-style-type: none"> <li>RF AGC VR connection.</li> </ul> <p>This pin sets the tuner RF AGC operating point. Also, the FM output and the video output can both be muted at the same time by connecting this pin to ground.</p>                                                                                                                                                                                                                                                                                                                                                                                           |  <p>ILA06703</p>   |
| 22      | NICAM output       | <ul style="list-style-type: none"> <li>First SIF output.</li> </ul> <p>Internally, this is an emitter-follower output with a 600Ω resistor attached. When used in an intercarrier system, the buzz characteristics can be improved by forming a chrominance carrier trap with this pin.</p> <p></p> <p>← Forms a chrominance killer trap.</p>                                                                                                                                                                                                        |  <p>ILA06704</p>   |
| 23      | FM filter          | <ul style="list-style-type: none"> <li>Connection for a filter used to hold the FM detector output DC voltage fixed. Normally, a 1μF electrolytic capacitor should be used. The capacitance should be increased if the low band (around 50Hz) frequency characteristics need to be improved.</li> </ul> <p>The FM detector output level can be reduced and the FM dynamic range can be increased by inserting a resistor and a capacitor in series between pin 23 and ground.</p>                                                                                                                                                      |  <p>ILA06706</p> |
| 24      | FM Detector output | <ul style="list-style-type: none"> <li>Audio FM detector output. A 300Ω resistor is inserted in series with an emitter-follower output.</li> <li>For applications that support stereo:<br/>Applications that input this signal to a stereo decoder may find that the input impedance is reduced, the left and right signals are distorted, and that the stereo characteristics are degraded. If this problem occurs, add a resistor between pin 24 and ground.<br/><math>R1 \geq 5.1k\Omega</math></li> <li>For applications that support mono:<br/>Create an external deemphasis circuit.<br/><math>t = C \times R2</math></li> </ul> |  <p>ILA06707</p> |

## Notes on Sanyo SAW Filters

There are two types of SAW filters, which differ in the piezoelectric substrate material, as follows:

- Lithium tantalate (LiTaO<sub>3</sub>) SAW filter

TSF11□□ ... Japan

TSF12□□ ... US

Although lithium tantalate SAW filters have the low temperature coefficient of  $-18\text{ppm}/^\circ\text{C}$ , they suffer from a large insertion loss. However, it is possible, at the cost of increasing the number of external components required, to minimize this insertion loss by using a matching circuit consisting of coils and other components at the SAW filter output. At the same time as minimizing insertion loss, this technique also allows the frequency characteristics, level, and other aspects to be varied, and thus provides increased circuit design flexibility. Also, since the SAW filter reflected wave level is minimal, the circuit can be designed with a small in-band ripple level.

- Lithium niobate (LiNbO<sub>3</sub>) SAW filter

TSF52□□ ... US

TSF53□□ ... PAL

Although lithium niobate SAW filters have the high temperature coefficient of  $-72\text{ppm}/^\circ\text{C}$ , they feature an insertion loss about 10dB lower than that of lithium tantalate SAW filters. Accordingly, there is no need for a matching circuit at the SAW filter output. Although the in-band ripple is somewhat larger than with lithium tantalate SAW filters, since they have a low impedance and a small field slew, they are relatively immune to influences from peripheral circuit components and the geometry of the printed circuit board pattern. This allows stable out-of-band trap characteristics to be acquired. Due to the above considerations, lithium tantalate SAW filters are used in applications for the US and Japan that have a high IF frequency, and lithium niobate SAW filters are used in PAL and US applications that have a low IF frequency.

## Notes on SAW Filter Matching

In SAW filter input circuit matching, rather than matching the IF frequency, flatter video band characteristics can be acquired by designing the tuning point to be in the vicinity of the audio carrier rather than near the chrominance carrier. The situation shown in figure on the right makes it easier to acquire flat band characteristics than that in figure on the left.



**With the Tuning Set to the IF frequency**  
**Coil Specifications**

**With the Tuning Set to the Vicinity of S and C**

|                    | JAPAN f = 58.75MHz                                                                                                                         | US f = 45.75MHz                                                                                                                           | PAL f = 38.9MHz                                                                                                                             |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| VCO coil           | <br>Test production no. V291XCS-3220Z<br>Toko Co., Ltd. | <br>Test production no. 291XCS-3188Z<br>Toko Co., Ltd. | <br>Test production no. 292GCS-7538Z<br>Toko Co., Ltd. |
| SAW filter (SPLIT) | Picture<br>TSF1137U<br>Sound                                                                                                               | Picture<br>TSF1241<br>Sound                                                                                                               | Picture<br>TSF5315<br>Sound                                                                                                                 |
| SAW filter (INTER) |                                                                                                                                            | TSF5220<br>TSF5221                                                                                                                        | TSF5321<br>TSF5344                                                                                                                          |

Toko Co., Ltd. 2-1-17 Higashi-yukigaya, Ohta-ku, Tokyo, Japan  
 TEL: +81-3-3727-1167

## Notes on VCO Tank Circuits

### • Built-in capacitor VCO tank circuits

When the power is turned on, the heat generated by the IC is transmitted through the printed circuit board to the VCO tank circuit. At this point, the VCO coil frame functions as a heat sink and the IC heat is dissipated. As a result, it becomes more difficult to transmit heat to the VCO tank circuit's built-in capacitor, and the influence of drift at power on is reduced. Therefore, it suffices to design the circuit so that the coil and capacitor thermal characteristics cancel. Ideally, it is better to use a coil with a core material that has low temperature coefficient characteristics.

### • External capacitor VCO tank circuits

When an external capacitor is used, heat generated by the IC is transmitted through the printed circuit board directly to the VCO tank circuit external capacitor. While this capacitor is heated relatively early after the power is turned on, the coil is not so influenced as much by this heat, and as a result the power-on drift is increased. Accordingly, a coil whose core material has low temperature coefficient characteristics must be used. It is also desirable to use a capacitor with similarly low temperature coefficient characteristics.

**Note:** Applications that use an external capacitor here must use a chip capacitor. If an ordinary capacitor is used, problems such as the oscillator frequency changing with the capacitor orientation may occur.

- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products(including technical data,services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only ; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of August, 2005. Specifications and information herein are subject to change without notice.