



## **General Description**

The MAX3679A is a low-jitter precision clock generator with the integration of three LVPECL and one LVCMOS outputs optimized for Ethernet applications. The device integrates a crystal oscillator and a phase-locked loop (PLL) clock multiplier to generate high-frequency clock outputs for Ethernet applications.

Maxim's proprietary PLL design features ultra-low jitter (0.36ps<sub>RMS</sub>) and excellent power-supply noise rejection, minimizing design risk for network equipment.

### **Applications**

**Ethernet Networking Equipment** 

Pin Configuration appears at end of data sheet.

## **Features**

- ♦ Crystal Oscillator Interface: 25MHz
- ♦ CMOS Input: 25MHz
- **♦** Output Frequencies for Ethernet 62.5MHz, 125MHz, 156.25MHz, 312.5MHz
- - 0.14ps<sub>RMS</sub> (1.875MHz to 20MHz) 0.36ps<sub>RMS</sub> (12kHz to 20MHz)
- **♦ Excellent Power-Supply Noise Rejection**
- **♦ No External Loop Filter Capacitor Required**

### **Ordering Information**

| PART         | TEMP RANGE     | PIN-PACKAGE |
|--------------|----------------|-------------|
| MAX3679AETJ+ | -40°C to +85°C | 32 TQFN-EP* |

+Denotes a lead(Pb)-free/RoHS-compliant package. \*EP = Exposed pad.

## Typical Application Circuit



Maxim Integrated Products 1

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim's website at www.maxim-ic.com.

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage Range VCC, VCCA,            |
|--------------------------------------------|
| VDDO_A, VCCO_A, VCCO_B0.3V to +4.0V        |
| Voltage Range at REF_IN, IN_SEL,           |
| SELA[1:0], SELB[1:0], RES[1:0],            |
| QAC_OE, QA_OE, QB0_OE, QB1_OE,             |
| MR, BYPASS0.3V to (V <sub>CC</sub> + 0.3V) |
| Voltage Range at X_IN Pin0.3V to +1.2V     |

| Voltage Range at GNDO_A0.3V                           | to +0.3V  |
|-------------------------------------------------------|-----------|
| Voltage Range at X_OUT0.3V to (VC                     | c - 0.6V) |
| Current into QA_C                                     | ±50mA     |
| Current into QA, QA, QB0, QB0, QB1, QB1               | 56mA      |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |           |
| 32-Pin TQFN (derate 34.5mW/°C above +70°C)            | 2759mW    |
| Operating Junction Temperature Range55°C to           | +150°C    |
| Storage Temperature Range65°C to                      | +160°C    |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC} = +3.3 \text{V}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.}$  (Notes 1, 2, and 3)

| PARAMETER                                                   | SYMBOL                                                                                                       | CONDITIONS                                 | MIN                    | TYP                       | MAX                       | UNITS            |  |  |
|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------|---------------------------|---------------------------|------------------|--|--|
| Power-Supply Current                                        | Icc                                                                                                          | (Note 4)                                   |                        | 77                        | 100                       | mA               |  |  |
|                                                             | CONTROL INPUT CHARACTERISTICS (SELA[1:0], SELB[1:0], IN_SEL, QAC_OE, QA_OE, QB1_OE, QB0_OE, MR, BYPASS Pins) |                                            |                        |                           |                           |                  |  |  |
| Input Capacitance                                           | CIN                                                                                                          |                                            |                        | 2                         |                           | рF               |  |  |
| Input Pulldown Resistor                                     | RPULLDOWN                                                                                                    | Pin MR                                     |                        | 75                        |                           | kΩ               |  |  |
| Input Logic Bias Resistor                                   | RBIAS                                                                                                        | Pins SELA[1:0], SELB[1:0], QB0_OE          |                        | 50                        |                           | kΩ               |  |  |
| Input Pullup Resistor                                       | RPULLUP                                                                                                      | Pins QAC_OE, QA_OE, QB1_OE, IN_SEL, BYPASS |                        | 75                        |                           | kΩ               |  |  |
| LVPECL OUTPUT SPECIFICATI                                   | ONS (QA, QA                                                                                                  | , QB0, QB0, QB1, QB1 Pins)                 |                        |                           |                           |                  |  |  |
| Output High Voltage                                         | Vari                                                                                                         | $T_A = 0$ °C to +85°C                      | V <sub>CC</sub> - 1.13 | V <sub>CC</sub> -<br>0.98 | V <sub>CC</sub> -<br>0.83 | V                |  |  |
|                                                             | VOH                                                                                                          | $T_A = -40$ °C to 0°C                      | V <sub>CC</sub> - 1.18 |                           | V <sub>CC</sub> - 0.83    | V                |  |  |
| Output Law Voltage                                          |                                                                                                              | T <sub>A</sub> = 0°C to +85°C              | V <sub>CC</sub> - 1.85 | V <sub>CC</sub> -         | V <sub>CC</sub> - 1.55    | V                |  |  |
| Output Low Voltage                                          | VoL                                                                                                          | $T_A = -40$ °C to 0°C                      | V <sub>CC</sub> - 1.90 |                           | V <sub>CC</sub> -<br>1.55 | V                |  |  |
| Peak-to-Peak Output-Voltage<br>Swing (Single-Ended)         |                                                                                                              | (Note 2)                                   | 0.6                    | 0.72                      | 0.9                       | V <sub>P-P</sub> |  |  |
| Clock Output Rise/Fall Time                                 |                                                                                                              | 20% to 80% (Note 2)                        | 200                    | 350                       | 600                       | ps               |  |  |
| Outroot Double Overlanding                                  |                                                                                                              | PLL enabled                                | 48                     | 50                        | 52                        | %                |  |  |
| Output Duty-Cycle Distortion                                |                                                                                                              | PLL bypassed (Note 5)                      |                        | 50                        | 60                        | 70               |  |  |
| LVCMOS/LVTTL INPUT SPECIF<br>(SELA[1:0], SELB[1:0], IN_SEL, |                                                                                                              | OE, QB1_OE, QB0_OE, MR, BYPASS Pins        | )                      |                           |                           |                  |  |  |
| Input-Voltage High                                          | VIH                                                                                                          |                                            | 2.0                    |                           |                           | V                |  |  |
| Input-Voltage Low                                           | V <sub>IL</sub>                                                                                              |                                            |                        |                           | 0.8                       | V                |  |  |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC} = +3.3 \text{V}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.}$  (Notes 1, 2, and 3)

| PARAMETER                                   | SYMBOL            | CONDITIONS                                 | MIN  | TYP  | MAX  | UNITS   |
|---------------------------------------------|-------------------|--------------------------------------------|------|------|------|---------|
| Input High Current                          | liH               | V <sub>IN</sub> = V <sub>CC</sub>          |      |      | 80   | μΑ      |
| Input Low Current                           | IIL               | $V_{IN} = 0V$                              | -80  |      |      | μΑ      |
| REF_IN SPECIFICATIONS (Input                | DC- or AC-0       | Coupled)                                   | ·    |      |      |         |
| Reference Clock Frequency                   |                   | PLL enabled                                |      | 25   |      | MHz     |
| neierence Clock Frequency                   |                   | PLL bypassed                               |      |      | 320  | IVIITIZ |
| Input-Voltage High                          | V <sub>IH</sub>   |                                            | 2.0  |      |      | V       |
| Input-Voltage Low                           | V <sub>IL</sub>   |                                            |      |      | 0.8  | V       |
| Input High Current                          | liH               | $V_{IN} = V_{CC}$                          |      |      | 240  | μΑ      |
| Input Low Current                           | lıL               | $V_{IN} = 0V$                              | -240 |      |      | μA      |
| Reference Clock Duty Cycle                  |                   | PLL enabled                                | 30   |      | 70   | %       |
| Input Capacitance                           |                   |                                            |      | 2.5  |      | pF      |
| QA_C SPECIFICATIONS                         |                   |                                            | ·    |      |      |         |
| Output High Voltage                         | VoH               | QA_C sourcing 12mA                         | 2.6  |      |      | V       |
| Output Low Voltage                          | V <sub>OL</sub>   | QA_C sinking 12mA                          |      |      | 0.4  | V       |
| Output Rise/Fall Time                       |                   | (Notes 3, 6)                               | 250  | 500  | 1000 | ps      |
| Outrant Date Outla Distantian               |                   | PLL enabled                                | 42   | 50   | 58   | - %     |
| Output Duty-Cycle Distortion                |                   | PLL bypassed (Note 5)                      | 40   |      | 60   |         |
| Output Impedance                            |                   |                                            |      | 14   |      | Ω       |
| CLOCK OUTPUT AC SPECIFICA                   | TIONS             |                                            | •    |      |      | •       |
| VCO Frequency Range                         |                   |                                            |      | 625  |      | MHz     |
| Davidana littan (Niata 7)                   | District          | 12kHz to 20MHz                             |      | 0.36 | 1.0  |         |
| Random Jitter (Note 7)                      | RJ <sub>RMS</sub> | 1.875MHz to 20MHz                          |      | 0.14 |      | psrms   |
| Deterministic Jitter Due to<br>Supply Noise |                   | LVPECL output (Notes 7, 8, 9)              |      | 5.0  |      | psp-p   |
| Spurs Induced by Power-Supply               |                   | LVPECL output                              |      | -59  |      |         |
| Noise (Notes 7, 9, 10)                      |                   | LVCMOS output                              |      | -47  |      | dBc     |
| Nonharmonic and Subharmonic Spurs           |                   |                                            |      | -70  |      | dBc     |
|                                             |                   | Between QB0 and QB1                        |      | 15   |      |         |
| Output Skew                                 |                   | Between QA and QB0 or QB1,<br>PECL outputs |      | 20   |      | ps      |
|                                             |                   | f = 1kHz                                   |      | -124 |      |         |
|                                             |                   | f = 10kHz                                  |      | -125 |      |         |
| Clock Output SSB Phase Noise                |                   | f = 100kHz                                 |      | -130 |      | dBc/Hz  |
| at 125MHz (Note 11)                         |                   | f = 1MHz                                   |      | -145 |      |         |
|                                             |                   | f > 10MHz                                  |      | -153 |      | 1       |

**Note 1:** A series resistor of up to  $10.5\Omega$  is allowed between  $V_{CC}$  and  $V_{CCA}$  for filtering supply noise when system power-supply tolerance is  $V_{CC} = 3.3V \pm 5\%$ . See Figure 2.

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = +3.0 \text{V to } +3.6 \text{V}, T_A = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}, \text{ unless otherwise noted.}$  Typical values are at  $V_{CC} = +3.3 \text{V}, T_A = +25 ^{\circ}\text{C}, \text{ unless otherwise noted.}$ wise noted.) (Notes 1, 2, and 3)

- **Note 2:** Guaranteed up to 320MHz for LVPECL output.
- Note 3: Guaranteed up to 160MHz for LVCMOS output.
- Note 4: All outputs enabled and unloaded. IN\_SEL set high.
- **Note 5:** Measured with crystal or AC-coupled, 50% duty-cycle signal on REF\_IN. **Note 6:** Measured using setup shown in Figure 1 with  $V_{CC} = 3.3V \pm 5\%$ .
- Note 7: Measured with crystal source.
- Total TIE including random and deterministic jitter. Measured with Agilent DSO81304A 40GS/s real-time oscilloscope Note 8: using 2M sample record length.
- Note 9: Measured with 40mV<sub>P-P</sub>, 100kHz sinusoidal signal on the supply.
- Note 10: Measured at 156.25MHz output.
- Note 11: Measured with 25MHz crystal or 25MHz reference clock at LVCMOS input with a slew rate of 0.5V/ns or greater.



Figure 1. LVCMOS Output Measurement Setup

### Typical Operating Characteristics

(Typical values are at  $V_{CC} = +3.3V$ ,  $T_A = +25$ °C, crystal frequency = 25MHz.)















5ps/div



-30 -30 -40 -40 -50 -60 -70 -80 -90 10 100 1000 10,000 NOISE FREQUENCY (kHz)

## **Pin Description**

| 1 VCCO_B 2, 19, 24 GND 3 Supply Ground 3 QB0_OE 4, 5 SELB1, LCCMOSALVITL Input. Enables(disables QB0 clock output. Connect pin high to enable LVPECL clock output QB0. Connect low to set QB0 to a logic 0. Has internal 50kΩ input impedance. 4, 5 SELB1, LCCMOSALVITL Input. Enables(disables QB0 clock output. Connect pin high to enable LVPECL clock output QB0. Connect low to set QB0 to a logic 0. Has internal 50kΩ input impedance. 6 QAC_OE LVCMOSALVITL Input. Enables(disables QA_C clock output. Connect pin high to enable QA_C. Connect low to set QA_C to a high-impedance state. Has internal 75kΩ pullup to VcC. 7 MR LVCMOSALVITL Input. Master reset input. Pulse high for > 1µs to reset all dividers. Has internal 75kΩ pullup to VcC. 8 GNDO_A Ground for QA_C Output. Connect to supply ground. 9 QA_C LCMOSS Clock Output. 10 VbDO_A Power Supply for QA_C Clock Output. Connect to +3.3V. 11 VccO_A Power Supply for QA_C Clock Output. Connect to +3.3V. 11 VccO_A Power Supply for QA_C Clock Output. Connect to +3.3V. 12 QA Noiniverting Clock Output, LVPECL 13 QA Inverting Clock Output, LVPECL 14 BYPASS Not Internally Connected. Connect to GND, VcC, or leave open for normal operation. 15 RES1 Not Internally Connected. Connect to GND, VcC, or leave open for normal operation. 16 RES0 Reserved for Test. Connect to GND for normal operation. 17 VccA Analog Power Supply for the VCO. Connect to +3.3V. For additional power-supply noise filtering, this pin can connect to VcC; through 10.5Ω as shown in Figure 2 (requires VcC = +3.3V ±5%). 18 Vcc Core Power Supply. Connect to +3.3V. 20 QA_OE LVCMOSALVITL Input. Enables/disables the QA clock output. Connect this pin high to enable the LVPECL clock output QB. Connect to vs. 3 Vcc Vcc Power Supply Connect to +3.3V. 21.22 SELA0, SELA1 21.22 SELA0, SELA1 22 SELA0, SELA1 input. Enables/disables CD1 clock output. Connect pin high to enable the LVPECL clock output QB. Connect low to set QB1 to a logic 0. Has internal 75kQ pullup to Vcc. 24 CMCSALVITL Input. Enables/disables CD1 clock output. Connect | PIN       | NAME               | FUNCTION                                                                                        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------|-------------------------------------------------------------------------------------------------|
| 2, 19, 24 GND   Supply Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1         | Vcco в             | Power Supply for QB0 and QB1 Clock Outputs. Connect to +3.3V.                                   |
| SELB1, SELB1, SELB1, SELB1, SELB1, SELB1, SELB0, S | 2, 19, 24 |                    | Supply Ground                                                                                   |
| SELBO   more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3         | QB0_OE             |                                                                                                 |
| Connect low to set QA_C to a high-impedance state. Has internal 75kΩ pullup to V <sub>CC</sub> .    MR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4, 5      |                    |                                                                                                 |
| 75 kΩ pulldown to GND. Not required for normal operation.   8 GNDO_A Ground for QA_C Output. Connect to supply ground.   9 QA_C LVCMOS Clock Output.   10 VDDO_A Power Supply for QA_C Clock Output. Connect to +3.3V.   11 VCCC_A Power Supply for QA_C Clock Output. Connect to +3.3V.   12 QA Noninverting Clock Output, LVPECL.   13 QĀ Inverting Clock Output, LVPECL.   14 BYPASS   LVCMOS/LVTTL Input (Active Low). Connect low to bypass the internal PLL. Connect high for normal operation. When in bypass mode the output dividers are set to divide by 1. Has internal 75kΩ pullup to Vcc.   15 RES1 Not Internally Connected. Connect to GND, Vcc, or leave open for normal operation.   16 RES0 Reserved for Test. Connect to GND for normal operation.   17 VccA Analog Power Supply for the VCO. Connect to +3.3V. For additional power-supply noise filtering, this pin can connect to Vcc through 10.5Ω as shown in Figure 2 (requires Vcc = +3.3V ±5%).   18 Vcc Core Power Supply. Connect to +3.3V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 6         | QAC_OE             |                                                                                                 |
| 9 QA_C LVCMOS Clock Output 10 VDDO_A Power Supply for QA_C Clock Output. Connect to +3.3V. 11 VCCO_A Power Supply for QA_C Clock Output. Connect to +3.3V. 12 QA Noninverting Clock Output, LVPECL 13 QA Inverting Clock Output, LVPECL  LVCMOS/LVTTL Input (Active Low), Connect low to bypass the internal PLL. Connect high for normal operation. When in bypass mode the output dividers are set to divide by 1. Has internal 75kΩ pullup to Vcc. 15 RES1 Not Internally Connected. Connect to GND, Vcc. or leave open for normal operation. 16 RES0 Reserved for Test. Connect to GND for normal operation. 17 VcCA Analog Power Supply for the VCO. Connect to +3.3V. For additional power-supply noise filtering, this pin can connect to Vcc through 10.5Ω as shown in Figure 2 (requires Vcc = +3.3V ±5%). 18 Vcc Core Power Supply. Connect to +3.3V. 20 QA_OE LVCMOS/LVTTL Input. Enables/disables the QA clock output. Connect this pin high to enable the LVPECL clock output QA. Connect tow to set QA to a logic 0. Has internal 75kΩ pullup to Vcc. 21, 22 SELA0, SELA1 LVCMOS/LVTTL Input. Controls NA divider setting. See Table 2 for more information. Has 50kΩ input impedance. 23 QB1_OE LVCMOS/LVTTL Input. Enables/disables QB1 clock output. Connect pin high to enable LVPECL clock output QB1. Connect low to set QB1 to a logic 0. Has internal 50kΩ input impedance. 25 X_OUT Crystal Oscillator Output 26 X_IN Crystal Oscillator Output 27 REF_IN LVCMOS Reference Clock Input. Self-biased to allow AC- or DC-coupling. 18 LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN. Has internal 75kΩ pullup to Vcc. 29 QB1 LVPECL, Inverting Clock Output 30 QB1 LVPECL, Inverting Clock Output 31 QB0 LVPECL, Inverting Clock Output                                                                                                                                                                                                                                                                                                                     | 7         | MR                 |                                                                                                 |
| 10 VDDO_A Power Supply for QA_C Clock Output. Connect to +3.3V.  11 VCCO_A Power Supply for QA_C Clock Output. Connect to +3.3V.  12 QA Noninverting Clock Output, LVPECL  13 QA Inverting Clock Output, LVPECL  14 BYPASS  TVCMOS/LVTTL Input (Active Low). Connect low to bypass the internal PLL. Connect high for normal operation. When in bypass mode the output dividers are set to divide by 1. Has internal 75kΩ pullup to Vcc.  15 RES1 Not Internally Connected. Connect to GND, Vcc, or leave open for normal operation.  16 RES0 Reserved for Test. Connect to GND for normal operation.  17 VccA Analog Power Supply for the VcO. Connect to +3.3V. For additional power-supply noise filtering, this pin can connect to Vcc through 10.5Ω as shown in Figure 2 (requires Vcc = +3.3V ±5%).  18 Vcc Core Power Supply. Connect to +3.3V.  20 QA_OE  UVCMOS/LVTTL Input. Enables/disables the QA clock output. Connect this pin high to enable the LVPECL clock output QA. Connect low to set QA to a logic 0. Has internal 75kΩ pullup to Vcc.  21, 22 SELA0, SELA1 LVCMOS/LVTTL Input. Controls NA divider setting. See Table 2 for more information. Has 50kΩ input impedance.  23 QB1_OE  UVCMOS/LVTTL Input. Enables/disables QB1 clock output. Connect pin high to enable LVPECL clock output QB1. Connect low to set QB1 to a logic 0. Has internal 50kΩ input impedance.  25 X_OUT Crystal Oscillator Output  26 X_IN Crystal Oscillator Output  27 REF_IN LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN. Has internal 75kΩ pullup to Vcc.  28 IN_SEL  UVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN. Has internal 75kΩ pullup to Vcc.  29 QB1 LVPECL, Inverting Clock Output  30 QB1 LVPECL, Inverting Clock Output  31 QB0 LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                 | 8         | GNDO_A             | Ground for QA_C Output. Connect to supply ground.                                               |
| 11 VCCO_A Power Supply for QA Clock Output. Connect to +3.3V.  12 QA Noninverting Clock Output, LVPECL 13 QA Noninverting Clock Output, LVPECL 14 LVCMOS/LVTTL Input (Active Low). Connect low to bypass the internal PLL. Connect high for normal operation. When in bypass mode the output dividers are set to divide by 1. Has internal 75kΩ pullup to Vcc.  15 RES1 Not Internally Connected. Connect to GND, Vcc, or leave open for normal operation.  16 RES0 Reserved for Test. Connect to GND for normal operation.  17 VccA Analog Power Supply for the VCO. Connect to +3.3V. For additional power-supply noise filtering, this pin can connect to Vcc through 10.5Ω as shown in Figure 2 (requires Vcc = +3.3V ±5%).  18 Vcc Core Power Supply. Connect to +3.3V.  20 QA_OE LVCMOS/LVTTL Input. Enables/disables the QA clock output. Connect this pin high to enable the LVPECL clock output QA. Connect low to set QA to a logic 0. Has internal 75kΩ pullup to Vcc.  21, 22 SELA0, SELA1 LVCMOS/LVTTL Input. Enables/disables and Input impedance.  23 QB1_OE LVCMOS/LVTTL Input. Enables/disables QB1 clock output. Connect pin high to enable LVPECL clock output QB1. Connect low to set QB1 to a logic 0. Has internal 75kΩ pullup to Vcc.  25 X_OUT Crystal Oscillator Output  26 X_IN Crystal Oscillator Output  27 REF_IN LVCMOS Reference Clock Input. Self-biased to allow AC- or DC-coupling.  18 LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN. Has internal 75kΩ pullup to Vcc.  29 QB1 LVPECL, Inverting Clock Output  30 QB1 LVPECL, Inverting Clock Output  31 QB0 LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9         | QA_C               | LVCMOS Clock Output                                                                             |
| 12 QA Noninverting Clock Output, LVPECL  13 QA Inverting Clock Output, LVPECL  14 BYPASS   LVCMOS/LVTTL Input (Active Low). Connect low to bypass the internal PLL. Connect high for normal operation. When in bypass mode the output dividers are set to divide by 1. Has internal 75kΩ pullup to Vcc.  15 RES1 Not Internally Connected. Connect to GND, Vcc, or leave open for normal operation.  16 RES0 Reserved for Test. Connect to GND for normal operation.  17 VccA Analog Power Supply for the VCO. Connect to +3.3V. For additional power-supply noise filtering, this pin can connect to Vcc through 10.5Ω as shown in Figure 2 (requires Vcc = +3.3V ±5%).  18 Vcc Core Power Supply. Connect to +3.3V.  20 QA_OE LVCMOS/LVTTL Input. Enables/disables the QA clock output. Connect this pin high to enable the LVPECL clock output QA. Connect low to set QA to a logic 0. Has internal 75kΩ pullup to Vcc.  21, 22 SELA0, SELA1 input impedance.  23 QB1_OE LVCMOS/LVTTL Input. Enables/disables QB1 clock output. Connect pin high to enable LVPECL clock output QB1. Connect low to set QB1 to a logic 0. Has internal 50kΩ input impedance.  25 X_OUT Crystal Oscillator Output  26 X_IN Crystal Oscillator Output  27 REF_IN LVCMOS/LVTTL Input. Self-biased to allow AC- or DC-coupling.  18 LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN. Has internal 75kΩ pullup to Vcc.  29 QBT LVPECL, Inverting Clock Output  30 QBT LVPECL, Inverting Clock Output  31 QBO LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10        | V <sub>DDO_A</sub> | Power Supply for QA_C Clock Output. Connect to +3.3V.                                           |
| 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 11        |                    | Power Supply for QA Clock Output. Connect to +3.3V.                                             |
| LVCMOS/LVTTL Input (Active Low). Connect low to bypass the internal PLL. Connect high for normal operation. When in bypass mode the output dividers are set to divide by 1. Has internal 75kΩ pullup to V <sub>CC</sub> .    15   RES1   Not Internally Connected. Connect to GND, V <sub>CC</sub> , or leave open for normal operation.     16   RES0   Reserved for Test. Connect to GND for normal operation.     17   V <sub>CCA</sub>   Analog Power Supply for the VCO. Connect to +3.3V. For additional power-supply noise filtering, this pin can connect to V <sub>CC</sub> through 10.5Ω as shown in Figure 2 (requires V <sub>CC</sub> = +3.3V ±5%).     18   V <sub>CC</sub>   Core Power Supply. Connect to +3.3V.     20   QA_OE   LVCMOS/LVTTL Input. Enables/disables the QA clock output. Connect this pin high to enable the LVPECL clock output QA. Connect low to set QA to a logic 0. Has internal 75kΩ pullup to V <sub>CC</sub> .     21, 22   SELAO, SELA1   SELAO, SELA1   LVCMOS/LVTTL Input. Controls NA divider setting. See Table 2 for more information. Has 50kΩ input impedance.     23   QB1_OE   LVCMOS/LVTTL Input. Enables/disables QB1 clock output. Connect pin high to enable LVPECL clock output QB1. Connect low to set QB1 to a logic 0. Has internal 50kΩ input impedance.     25   X_OUT   Crystal Oscillator Output   Crystal Oscillator Input     27   REF_IN   LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN.     28   IN_SEL   LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN.     29   QB1   LVPECL, Inverting Clock Output     30   QB1   LVPECL, Inverting Clock Output     31   QB0   LVPECL, Noninverting Clock Output     32   QB0   LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                                                                         | 12        | QA                 | Noninverting Clock Output, LVPECL                                                               |
| BYPASS   normal operation. When in bypass mode the output dividers are set to divide by 1. Has internal 75kΩ pullup to Vcc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 13        | QA                 | Inverting Clock Output, LVPECL                                                                  |
| 16 RESO Reserved for Test. Connect to GND for normal operation.  17 VCCA Analog Power Supply for the VCO. Connect to +3.3V. For additional power-supply noise filtering, this pin can connect to V <sub>CC</sub> through 10.5Ω as shown in Figure 2 (requires V <sub>CC</sub> = +3.3V ±5%).  18 VCC Core Power Supply. Connect to +3.3V.  20 QA_OE LVCMOS/LVTTL Input. Enables/disables the QA clock output. Connect this pin high to enable the LVPECL clock output QA. Connect low to set QA to a logic 0. Has internal 75kΩ pullup to V <sub>CC</sub> .  21, 22 SELAO, SELA1 LVCMOS/LVTTL Input. Controls NA divider setting. See Table 2 for more information. Has 50kΩ input impedance.  23 QB1_OE LVCMOS/LVTTL Input. Enables/disables QB1 clock output. Connect pin high to enable LVPECL clock output QB1. Connect low to set QB1 to a logic 0. Has internal 50kΩ input impedance.  25 X_OUT Crystal Oscillator Output  26 X_IN Crystal Oscillator Output  27 REF_IN LVCMOS Reference Clock Input. Self-biased to allow AC- or DC-coupling.  28 IN_SEL LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN. Has internal 75kΩ pullup to V <sub>CC</sub> .  29 QB1 LVPECL, Inverting Clock Output  30 QB1 LVPECL, Noninverting Clock Output  31 QB0 LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 14        | BYPASS             | normal operation. When in bypass mode the output dividers are set to divide by 1. Has internal  |
| 17 VCCA Analog Power Supply for the VCO. Connect to +3.3V. For additional power-supply noise filtering, this pin can connect to V <sub>CC</sub> through 10.5Ω as shown in Figure 2 (requires V <sub>CC</sub> = +3.3V ±5%).  18 V <sub>CC</sub> Core Power Supply. Connect to +3.3V.  20 QA_OE LVCMOS/LVTTL Input. Enables/disables the QA clock output. Connect this pin high to enable the LVPECL clock output QA. Connect low to set QA to a logic 0. Has internal 75kΩ pullup to V <sub>CC</sub> .  21, 22 SELA0, SELA1 LVCMOS/LVTTL Input. Controls NA divider setting. See Table 2 for more information. Has 50kΩ input impedance.  23 QB1_OE LVCMOS/LVTTL Input. Enables/disables QB1 clock output. Connect pin high to enable LVPECL clock output QB1. Connect low to set QB1 to a logic 0. Has internal 50kΩ input impedance.  25 X_OUT Crystal Oscillator Output  26 X_IN Crystal Oscillator Input  27 REF_IN LVCMOS Reference Clock Input. Self-biased to allow AC- or DC-coupling.  28 IN_SEL LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN. Has internal 75kΩ pullup to V <sub>CC</sub> .  29 QB1 LVPECL, Inverting Clock Output  30 QB1 LVPECL, Noninverting Clock Output  31 QB0 LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 15        | RES1               | Not Internally Connected. Connect to GND, V <sub>CC</sub> , or leave open for normal operation. |
| this pin can connect to V <sub>CC</sub> through 10.5Ω as shown in Figure 2 (requires V <sub>CC</sub> = +3.3V ±5%).  V <sub>CC</sub> Core Power Supply. Connect to +3.3V.  20 QA_OE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 16        | RES0               | Reserved for Test. Connect to GND for normal operation.                                         |
| 20 QA_OE LVCMOS/LVTTL Input. Enables/disables the QA clock output. Connect this pin high to enable the LVPECL clock output QA. Connect low to set QA to a logic 0. Has internal 75kΩ pullup to V <sub>CC</sub> .  21, 22 SELA0, SELA1 LVCMOS/LVTTL Input. Controls NA divider setting. See Table 2 for more information. Has 50kΩ input impedance.  23 QB1_OE LVCMOS/LVTTL Input. Enables/disables QB1 clock output. Connect pin high to enable LVPECL clock output QB1. Connect low to set QB1 to a logic 0. Has internal 50kΩ input impedance.  25 X_OUT Crystal Oscillator Output  26 X_IN Crystal Oscillator Input  27 REF_IN LVCMOS Reference Clock Input. Self-biased to allow AC- or DC-coupling.  28 IN_SEL LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN. Has internal 75kΩ pullup to V <sub>CC</sub> .  29 QB1 LVPECL, Inverting Clock Output  30 QB1 LVPECL, Noninverting Clock Output  31 QB0 LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 17        | V <sub>CCA</sub>   |                                                                                                 |
| LVPECL clock output QA. Connect low to set QA to a logic 0. Has internal 75kΩ pullup to V <sub>CC</sub> .  SELA0, SELA1 LVCMOS/LVTTL Input. Controls NA divider setting. See Table 2 for more information. Has 50kΩ input impedance.  QB1_OE LVCMOS/LVTTL Input. Enables/disables QB1 clock output. Connect pin high to enable LVPECL clock output QB1. Connect low to set QB1 to a logic 0. Has internal 50kΩ input impedance.  Z5 X_OUT Crystal Oscillator Output  Crystal Oscillator Input  REF_IN LVCMOS Reference Clock Input. Self-biased to allow AC- or DC-coupling.  IN_SEL LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN. Has internal 75kΩ pullup to V <sub>CC</sub> .  QB QB1 LVPECL, Inverting Clock Output  30 QB1 LVPECL, Inverting Clock Output  31 QB0 LVPECL, Inverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 18        | Vcc                | Core Power Supply. Connect to +3.3V.                                                            |
| SELA1 input impedance.  23 QB1_OE LVCMOS/LVTTL Input. Enables/disables QB1 clock output. Connect pin high to enable LVPECL clock output QB1. Connect low to set QB1 to a logic 0. Has internal 50kΩ input impedance.  25 X_OUT Crystal Oscillator Output  26 X_IN Crystal Oscillator Input  27 REF_IN LVCMOS Reference Clock Input. Self-biased to allow AC- or DC-coupling.  28 IN_SEL LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN. Has internal 75kΩ pullup to V <sub>CC</sub> .  29 QB1 LVPECL, Inverting Clock Output  30 QB1 LVPECL, Noninverting Clock Output  31 QB0 LVPECL, Inverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 20        | QA_OE              |                                                                                                 |
| Clock output QB1. Connect low to set QB1 to a logic 0. Has internal 50kΩ input impedance.  X_OUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 21, 22    |                    |                                                                                                 |
| Ze                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 23        | QB1_OE             |                                                                                                 |
| 27 REF_IN LVCMOS Reference Clock Input. Self-biased to allow AC- or DC-coupling.  28 IN_SEL LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN. Has internal 75kΩ pullup to V <sub>CC</sub> .  29 QB1 LVPECL, Inverting Clock Output  30 QB1 LVPECL, Noninverting Clock Output  31 QB0 LVPECL, Inverting Clock Output  32 QB0 LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 25        | X_OUT              | Crystal Oscillator Output                                                                       |
| 28 IN_SEL LVCMOS/LVTTL Input. Connect high or leave open to use a crystal. Connect low to use REF_IN.  29 QB1 LVPECL, Inverting Clock Output  30 QB1 LVPECL, Noninverting Clock Output  31 QB0 LVPECL, Inverting Clock Output  32 QB0 LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 26        | X_IN               | Crystal Oscillator Input                                                                        |
| Has internal 75kΩ pullup to V <sub>CC</sub> .  29 QB1 LVPECL, Inverting Clock Output  30 QB1 LVPECL, Noninverting Clock Output  31 QB0 LVPECL, Inverting Clock Output  32 QB0 LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 27        | REF_IN             | LVCMOS Reference Clock Input. Self-biased to allow AC- or DC-coupling.                          |
| 30 QB1 LVPECL, Noninverting Clock Output 31 QB0 LVPECL, Inverting Clock Output 32 QB0 LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 28        | IN_SEL             |                                                                                                 |
| 31 QB0 LVPECL, Inverting Clock Output 32 QB0 LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 29        | QB1                | LVPECL, Inverting Clock Output                                                                  |
| 32 QB0 LVPECL, Noninverting Clock Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 30        | QB1                | LVPECL, Noninverting Clock Output                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 31        | QB0                | LVPECL, Inverting Clock Output                                                                  |
| EP Exposed Pad. Connect to supply ground for proper electrical and thermal performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 32        | QB0                | LVPECL, Noninverting Clock Output                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |           | EP                 | Exposed Pad. Connect to supply ground for proper electrical and thermal performance.            |

NIXI/N

### **Detailed Description**

The MAX3679A is a low-jitter clock generator designed to operate at Ethernet frequencies. It consists of an on-chip crystal oscillator, PLL, programmable dividers, LVCMOS output buffer, and LVPECL output buffers. Using a low-frequency clock (crystal or CMOS input) as a reference, the internal PLL generates a high-frequency output clock with excellent jitter performance.

#### **Crystal Oscillator**

An integrated oscillator provides the low-frequency reference clock for the PLL. This oscillator requires an external crystal connected between X\_IN and X\_OUT. Crystal frequency is 25MHz.

#### REF\_IN Buffer

An LVCMOS-compatible clock source can be connected to REF\_IN to serve as the reference clock.

The LVCMOS REF\_IN buffer is internally biased to allow AC- or DC-coupling. It is designed to operate up to 320MHz.

#### PLL

The PLL takes the signal from the crystal oscillator or reference clock input and synthesizes a low-jitter, high-frequency clock. The PLL contains a phase-frequency detector (PFD), a lowpass filter, and a 625MHz voltage-controlled oscillator (VCO). The VCO output is connected to the PFD input through a feedback divider. The PFD compares the reference frequency to the divided-down VCO output (fvcO/25) and generates a control signal that keeps the VCO locked to the reference clock. The high-frequency VCO output clock is sent to the output dividers. To minimize noise-induced jitter, the VCO supply (VCCA) is isolated from the core logic and output buffer supplies.

#### **Output Dividers**

The output divider is programmable to allow a range of output frequencies. See Table 2 for the divider input settings. The output dividers are automatically set to divide by 1 when the MAX3679A is in bypass mode (BYPASS = 0).

#### **LVPECL Drivers**

The high-frequency outputs—QA, QB0, and QB1—are differential PECL buffers designed to drive transmission lines terminated with  $50\Omega$  to V<sub>CC</sub> - 2.0V. The maximum operating frequency is specified up to 320MHz. Each output can be individually disabled, if not used. The outputs go to a logic 0 when disabled.

#### LVCMOS Driver

QA\_C, the LVCMOS output, is designed to drive a single-ended high-impedance load. The maximum operating frequency is specified up to 160MHz. This output can be disabled by the QAC\_OE pin if not used and goes to a high impedance when disabled.

#### Reset Logic/POR

During power-on, the power-on reset (POR) signal is generated to synchronize all dividers. An external master reset (MR) signal is not required.

## Applications Information Power-Supply Filtering

The MAX3679A is a mixed analog/digital IC. The PLL contains analog circuitry susceptible to random noise. In addition to excellent on-chip power-supply noise rejection, the MAX3679A provides a separate power-supply pin, V<sub>CCA</sub>, for the VCO circuitry. Figure 2 illustrates the recommended power-supply filter network for V<sub>CCA</sub>. The purpose of this design technique is to ensure clean input power supply to the VCO circuitry and to improve the overall immunity to power-supply noise. This network requires that the power supply is +3.3V ±5%. Decoupling capacitors should be used on all other supply pins for best performance.

#### **Output Divider Configuration**

Table 2 shows the input settings required to set the output dividers. Leakage in the OPEN case must be less than  $1\mu$ A. Note that when the MAX3679A is in bypass mode (BYPASS set low), the output dividers are automatically set to divide by 1.



Figure 2. Analog Supply Filtering

**Table 1. Output Frequency Determination** 

| XO OR CMOS<br>INPUT<br>FREQUENCY<br>(MHz) | FEEDBACK<br>DIVIDER, M | VCO<br>FREQUENCY<br>(MHz) | OUTPUT<br>DIVIDER,<br>NA AND NB | OUTPUT<br>FREQUENCY<br>(MHz) | APPLICATIONS |          |
|-------------------------------------------|------------------------|---------------------------|---------------------------------|------------------------------|--------------|----------|
|                                           |                        |                           | ÷2                              | 312.5                        |              |          |
| O.E.                                      | 25 25 625              | O.F.                      | COE                             | ÷4                           | ÷4 156.25    | Ethernet |
| 25 25                                     |                        | 023                       | ÷5                              | 125                          | Linemei      |          |
|                                           |                        |                           | ÷10                             | 62.5                         | ]            |          |

### **Table 2. Output Divider Configuration**

| INF         | NA/NB DIVIDER |               |
|-------------|---------------|---------------|
| SELA1/SELB1 | SELA0/SELB0   | NA/NO DIVIDEN |
| 0           | 0             | ÷2*           |
| 1           | 0             | ÷4            |
| 1           | 1             | ÷5            |
| 0           | OPEN          | ÷10           |

<sup>\*</sup>Maximum guaranteed output frequency is 160MHz for CMOS and 320MHz for LVPECL output.



Figure 3. Crystal Layout

#### **Crystal Selection**

The crystal oscillator is designed to drive a fundamental mode, AT-cut crystal resonator. See Table 3 for recommended crystal specifications. See Figure 4 for external capacitance connection.

### **Table 3. Crystal Selection Parameters**

| PARAMETER                             | SYMBOL         | MIN | TYP | MAX | UNITS |
|---------------------------------------|----------------|-----|-----|-----|-------|
| Crystal Oscillation<br>Frequency      | fosc           |     | 25  |     | MHz   |
| Shunt Capacitance                     | Co             |     | 2.0 | 7.0 | pF    |
| Load Capacitance                      | CL             |     | 18  |     | pF    |
| Equivalent Series<br>Resistance (ESR) | R <sub>S</sub> |     |     | 50  | Ω     |
| Maximum Crystal<br>Drive Level        |                |     |     | 300 | μW    |



Figure 4. Crystal, Capacitors Connection

## Crystal Input Layout and Frequency Stability

The crystal, trace, and two external capacitors should be placed on the board as close as possible to the MAX3679A's X\_IN and X\_OUT pins to reduce crosstalk of active signals into the oscillator.

The layout shown in Figure 3 gives approximately 3pF of trace plus footprint capacitors per side of the crystal (Y1). The dielectric material is FR4 and dielectric thickness of the reference board is 15 mils. Using a 25MHz crystal and the capacitor values of C22 = 27pF and C23 = 33pF, the measured output frequency accuracy is -14ppm at +25°C ambient temperature.

8 \_\_\_\_\_\_ /V/XI/M

#### **Interfacing with LVPECL Outputs**

The equivalent LVPECL output circuit is given in Figure 8. These outputs are designed to drive a pair of  $50\Omega$  transmission lines terminated with  $50\Omega$  to  $V_{TT} = V_{CC}$  - 2V. If a separate termination voltage ( $V_{TT}$ ) is not available, other



Figure 5. Thevenin Equivalent of Standard PECL Termination



Figure 6. AC-Coupled PECL Termination



Figure 7. Simplified REF\_IN Pin Circuit Schematic

termination methods can be used such as shown in Figures 5 and 6. Unused outputs should be disabled and can be left open. For more information on LVPECL terminations and how to interface with other logic families, refer to Application Note 291: *HFAN-01.0: Introduction to LVDS, PECL, and CML*.

#### **Interface Models**

Figures 7, 8, and 9 show examples of interface models.



Figure 8. Simplified LVPECL Output Circuit Schematic



Figure 9. Simplified LVCMOS Output Circuit Schematic

/U/IXI/U

#### **Layout Considerations**

The inputs and outputs are critical paths for the MAX3679A, and care should be taken to minimize discontinuities on these transmission line. Here are some suggestions for maximizing the MAX3679A's performance:

- An uninterrupted ground plane should be positioned beneath the clock I/Os.
- Ground pin vias should be placed close to the IC and the input/output interfaces to allow a return current path to the MAX3679A and the receive devices.
- Supply decoupling capacitors should be placed close to the MAX3679A supply pins.
- Maintain  $100\Omega$  differential (or  $50\Omega$  single-ended) transmission line impedance out of the MAX3679A.
- Use good high-frequency layout techniques and a multilayer board with an uninterrupted ground plane to minimize EMI and crosstalk.

Refer to the MAX3679A Evaluation Kit for more information.

#### **Exposed-Pad Package**

The exposed pad on the 32-pin TQFN package provides a very low inductance path for return current traveling to the PCB ground plane. The pad is also electrical ground on the MAX3679A and must be soldered to the circuit board ground for proper electrical performance.

### Pin Configuration



## **Chip Information**

TRANSISTOR COUNT: 10,780

PROCESS: BiCMOS

## Block Diagram



## Package Information

For the latest package outline information and land patterns, go to www.maxim-ic.com/packages.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 32 TQFN-EP   | T3255+3      | <u>21-0140</u> |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

\_\_ 11

© 2009 Maxim Integrated Products

Maxim is a registered trademark of Maxim Integrated Products, Inc.