

# **Quad 2-Input NOR Gate**

The MC74VHCT02A is an advanced high speed CMOS 2-input NOR gate fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation.

The VHCT inputs are compatible with TTL levels. This device can be used as a level converter for interfacing 3.3V to 5.0V, because it has full 5V CMOS level output swings.

The VHCT02A input structures provide protection when voltages between 0V and 5.5V are applied, regardless of the supply voltage. The output structures also provide protection when  $V_{CC}$  = 0V. These input and output structures help prevent device destruction caused by supply voltage – input/output voltage mismatch, battery backup, hot insertion, etc.

The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7V, allowing the interface of 5V systems to 3V systems.

- High Speed:  $t_{PD} = 3.6$ ns (Typ) at  $V_{CC} = 5$  V
- Low Power Dissipation:  $I_{CC} = 2\mu A$  (Max) at  $T_A = 25$ °C
- TTL-Compatible Inputs:  $V_{IL} = 0.8V$ ;  $V_{IH} = 2.0V$
- Power Down Protection Provided on Inputs
- Balanced Propagation Delays
- Designed for 2V to 5.5V Operating Range
- Low Noise: V<sub>OLP</sub> = 0.8 V (Max)
- Pin and Function Compatible with Other Standard Logic Families
- Latchup Performance Exceeds 300mA
- ESD Performance: HBM > 2000V; Machine Model > 200V
- Chip Complexity: 40 FETs or 10 Equivalent Gates
- These devices are available in Pb-free package(s). Specifications herein
  apply to both standard and Pb-free devices. Please see our website at
  www.onsemi.com for specific Pb-free orderable part numbers, or
  contact your local ON Semiconductor sales office or representative.

# MC74VHCT02A



**D SUFFIX** 14-LEAD SOIC PACKAGE CASE 751A-03



**DT SUFFIX** 14-LEAD TSSOP PACKAGE CASE 948G-01



M SUFFIX 14-LEAD SOIC EIAJ PACKAGE CASE 965-01

#### **ORDERING INFORMATION**

MC74VHCTXXAD SOIC
MC74VHCTXXADT TSSOP
MC74VHCTXXAM SOIC EIAJ



Figure 1. LOGIC DIAGRAM



Figure 2. PIN ASSIGNMENT

# **FUNCTION TABLE**

| Inp | Output |   |
|-----|--------|---|
| Α   | В      | Υ |
| L   | L      | Н |
| L   | Н      | L |
| Н   | L      | L |
| Н   | Н      | L |

#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                 | •                                | Value                    | Unit |
|------------------|-------------------------------------------|----------------------------------|--------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                         |                                  | - 0.5 to + 7.0           | V    |
| V <sub>in</sub>  | DC Input Voltage                          |                                  | - 0.5 to + 7.0           | V    |
| V <sub>out</sub> | DC Output Voltage                         |                                  | $-0.5$ to $V_{CC} + 0.5$ | V    |
| I <sub>IK</sub>  | Input Diode Current                       |                                  | - 20                     | mA   |
| I <sub>OK</sub>  | Output Diode Current                      |                                  | ±[ <b>2</b> 0            | mA   |
| I <sub>out</sub> | DC Output Current, per Pin                |                                  | ±[ <b>2</b> 5            | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GI | ND Pins                          | ±[\$0                    | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air,           | SOIC Packages†<br>TSSOP Package† | 500<br>450               | mW   |
| T <sub>stg</sub> | Storage Temperature                       |                                  | - 65 to + 150            | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Parameter                                  | Min           | Max             | Unit |
|---------------------------------|--------------------------------------------|---------------|-----------------|------|
| V <sub>CC</sub>                 | DC Supply Voltage                          | 4.5           | 5.5             | V    |
| V <sub>in</sub>                 | DC Input Voltage                           | 0             | 5.5             | V    |
| V <sub>out</sub>                | DC Output Voltage                          | 0             | V <sub>CC</sub> | V    |
| T <sub>A</sub>                  | Operating Temperature                      | - 40          | + 85            | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time V <sub>CC</sub> = | =5.0V ±0.5V 0 | 20              | ns/V |

# DC ELECTRICAL CHARACTERISTICS

|                  |                                      |                                                                                                                       | V <sub>CC</sub>   |                   | T <sub>A</sub> = 25°C |                    | T <sub>A</sub> ≤  | 125°C              |                   |                    |      |
|------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-----------------------|--------------------|-------------------|--------------------|-------------------|--------------------|------|
| Symbol           | Parameter                            | Test Conditions                                                                                                       | (V)               | Min               | Тур                   | Max                | Min               | Max                | Min               | Max                | Unit |
| V <sub>IH</sub>  | Minimum High-Level Input<br>Voltage  |                                                                                                                       | 3.0<br>4.5<br>5.5 | 1.2<br>2.0<br>2.0 |                       |                    | 1.2<br>2.0<br>2.0 |                    | 1.2<br>2.0<br>2.0 |                    | V    |
| V <sub>IL</sub>  | Maximum Low-Level Input<br>Voltage   |                                                                                                                       | 3.0<br>4.5<br>5.5 |                   |                       | 0.53<br>0.8<br>0.8 |                   | 0.53<br>0.8<br>0.8 |                   | 0.53<br>0.8<br>0.8 | V    |
| V <sub>OH</sub>  | Minimum High-Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50 \mu A$                                                          | 3.0<br>4.5        | 2.9<br>4.4        | 3.0<br>4.5            |                    | 2.9<br>4.4        |                    | 2.9<br>4.4        |                    | V    |
|                  | $V_{IN} = V_{IH}$ or $V_{IL}$        | $\begin{aligned} V_{IN} &= V_{IH} \text{ or } V_{IL} \\ I_{OH} &= -4\text{mA} \\ I_{OH} &= -8\text{mA} \end{aligned}$ | 3.0<br>4.5        | 2.58<br>3.94      |                       |                    | 2.48<br>3.80      |                    | 2.34<br>3.66      |                    |      |
| V <sub>OL</sub>  | Maximum Low-Level<br>Output Voltage  | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OL} = 50\mu A$                                                                   | 3.0<br>4.5        |                   | 0.0<br>0.0            | 0.1<br>0.1         |                   | 0.1<br>0.1         |                   | 0.1<br>0.1         | V    |
|                  | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OL} = 4mA$<br>$I_{OL} = 8mA$                                                     | 3.0<br>4.5        |                   |                       | 0.36<br>0.36       |                   | 0.44<br>0.44       |                   | 0.52<br>0.52       |      |
| I <sub>IN</sub>  | Maximum Input Leakage<br>Current     | V <sub>IN</sub> = 5.5 V or<br>GND                                                                                     | 0 to 5.5          |                   |                       | ±[0.1              |                   | ±[1.0              |                   | ±[1.0              | μΑ   |
| I <sub>CC</sub>  | Maximum Quiescent Supply Current     | V <sub>IN</sub> = V <sub>CC</sub> or GND                                                                              | 5.5               |                   |                       | 2.0                |                   | 20                 |                   | 40                 | μΑ   |
| I <sub>CCT</sub> | Quiescent Supply Current             | Input: V <sub>IN</sub> = 3.4V                                                                                         | 5.5               |                   |                       | 1.35               |                   | 1.50               |                   | 1.65               | mA   |
| I <sub>OPD</sub> | Output Leakage Current               | V <sub>OUT</sub> = 5.5V                                                                                               | 0.0               |                   |                       | 0.5                |                   | 5.0                |                   | 10                 | μΑ   |

<sup>\*</sup> Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied.

<sup>†</sup>Derating — SOIC Packages: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C

### AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ns}$ )

|                                        |                            |                                                       | 1   | T <sub>A</sub> = 25°C |             | <b>T</b> <sub>A</sub> ≤ 85°C |             | T <sub>A</sub> ≤ 125°C |              |      |
|----------------------------------------|----------------------------|-------------------------------------------------------|-----|-----------------------|-------------|------------------------------|-------------|------------------------|--------------|------|
| Symbol                                 | Parameter                  | Test Conditions                                       | Min | Тур                   | Max         | Min                          | Max         | Max                    | Max          | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, | $V_{CC} = 3.0 \pm 0.3 V C_L = 15 pF$<br>$C_L = 50 pF$ |     | 5.6<br>8.1            | 7.9<br>11.4 |                              | 9.5<br>13.0 |                        | 12.5<br>17.5 | ns   |
|                                        | Input A or B to Y          | $V_{CC} = 5.0 \pm 0.5 V C_L = 15 pF$<br>$C_L = 50 pF$ |     | 3.6<br>5.1            | 5.5<br>7.5  |                              | 6.5<br>8.5  |                        | 9.0<br>11.0  |      |
| C <sub>in</sub>                        | Maximum Input Capacitance  |                                                       |     | 4                     | 10          |                              | 10          |                        | 10           | pF   |

|          |                                        | Typical @ 25°C, V <sub>CC</sub> = 5.0V |    |
|----------|----------------------------------------|----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Note 1) | 20                                     | pF |

<sup>1.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/4 (per gate). C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>.

# **NOISE CHARACTERISTICS** (Input $t_r = t_f = 3.0 \text{ns}$ , $C_L = 50 \text{pF}$ , $V_{CC} = 5.0 \text{V}$ )

|                  |                                              | T <sub>A</sub> = 25°C |       |      |
|------------------|----------------------------------------------|-----------------------|-------|------|
| Symbol           | Characteristic                               | Тур                   | Max   | Unit |
| V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3                   | 0.8   | V    |
| V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | - 0.3                 | - 0.8 | V    |
| V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage     |                       | 3.5   | V    |
| V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage      |                       | 1.5   | V    |



Figure 3. Switching Waveforms



\*Includes all probe and jig capacitance

Figure 4. Test Circuit

# **OUTLINE DIMENSIONS**

# **D SUFFIX** SOIC-14 CASE 751A-03 **ISSUE F**



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN   | IETERS | INC   | HES   |  |  |
|-----|----------|--------|-------|-------|--|--|
| DIM | MIN      | MAX    | MIN   | MAX   |  |  |
| Α   | 8.55     | 8.75   | 0.337 | 0.344 |  |  |
| В   | 3.80     | 4.00   | 0.150 | 0.157 |  |  |
| С   | 1.35     | 1.75   | 0.054 | 0.068 |  |  |
| D   | 0.35     | 0.49   | 0.014 | 0.019 |  |  |
| F   | 0.40     | 1.25   | 0.016 | 0.049 |  |  |
| G   | 1.27 BSC |        | 0.050 | BSC   |  |  |
| J   | 0.19     | 0.25   | 0.008 | 0.009 |  |  |
| K   | 0.10     | 0.25   | 0.004 | 0.009 |  |  |
| M   | 0 °      | 7°     | 0°    | 7°    |  |  |
| Р   | 5.80     | 6.20   | 0.228 | 0.244 |  |  |
| R   | 0.25     | 0.50   | 0.010 | 0.019 |  |  |

### **OUTLINE DIMENSIONS**

### **DT SUFFIX TSSOP** CASE 948G-01 **ISSUE 0**



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15
- OH GATE BURKS SHALL NOT EXCEED 9.13
  (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE INTERLEAD
  FLASH OR PROTRUSION. INTERLEAD FLASH OR
  PROTRUSION SHALL NOT EXCEED
- PROTRUSION SHALL NOT EXCEED
  0.25 (0.010) PER SIDE.
  5. DIMENSION K DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN
  EXCESS OF THE K DIMENSION AT MAXIMUM
  MATERIAL CONDITION.
  6. TERMINAL NUMBERS ARE SHOWN FOR
  REFERENCE ONLY.
  7. DIMENSION A AND B ARE TO BE DETERMINED
  AT DATUM PLANE –W-.

|     | MILLIN | IETERS   | INC       | HES   |
|-----|--------|----------|-----------|-------|
| DIM | MIN    | MAX      | MIN       | MAX   |
| Α   | 4.90   | 5.10     | 0.193     | 0.200 |
| В   | 4.30   | 4.50     | 0.169     | 0.177 |
| С   |        | 1.20     |           | 0.047 |
| D   | 0.05   | 0.15     | 0.002     | 0.006 |
| F   | 0.50   | 0.75     | 0.020     | 0.030 |
| G   | 0.65   | 0.65 BSC |           | BSC   |
| Н   | 0.50   | 0.60     | 0.020     | 0.024 |
| J   | 0.09   | 0.20     | 0.004     | 0.008 |
| J1  | 0.09   | 0.16     | 0.004     | 0.006 |
| K   | 0.19   | 0.30     | 0.007     | 0.012 |
| K1  | 0.19   | 0.25     | 0.007     | 0.010 |
| L   | 6.40   | BSC      | 0.252 BSC |       |
| M   | 0°     | 8°       | 0°        | 8°    |

### **OUTLINE DIMENSIONS**

# **M SUFFIX** SO-14 **CASE 965-01 ISSUE 0**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE
- PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006)
  PER SIDE.
  1 TERMINAL NUMBERS ARE SHOWN FOR
  REFERENCE ONLY.
  5. THE LEAD WIDTH DIMENSION (b) DOES NOT
  INCLUDE DAMBAR PROTRUSION. ALLOWABLE
  DAMBAR PROTRUSION SHALL BE 0.08 (0.003)
  TOTAL IN EXCESS OF THE LEAD WIDTH
  DIMENSION AT MAXIMUM MATERIAL CONDITION.
  DAMBAR CANNOT BE LOCATED ON THE LOWER
  RADIUS OR THE FOOT. MINIMUM SPACE
  BETWEEN PROTRUSIONS AND ADJACENT LEAD
  TO BE 0.46 (0.018).

|                | MILLIN | IETERS   | INC   | HES   |
|----------------|--------|----------|-------|-------|
| DIM            | MIN    | MAX      | MIN   | MAX   |
| Α              |        | 2.05     |       | 0.081 |
| A <sub>1</sub> | 0.05   | 0.20     | 0.002 | 0.008 |
| b              | 0.35   | 0.50     | 0.014 | 0.020 |
| С              | 0.18   | 0.27     | 0.007 | 0.011 |
| D              | 9.90   | 10.50    | 0.390 | 0.413 |
| E              | 5.10   | 5.45     | 0.201 | 0.215 |
| е              | 1.27   | 1.27 BSC |       | BSC   |
| HE             | 7.40   | 8.20     | 0.291 | 0.323 |
| 0.50           | 0.50   | 0.85     | 0.020 | 0.033 |
| ᇤ              | 1.10   | 1.50     | 0.043 | 0.059 |
| M              | 0 °    | 10 °     | 0 °   | 10 °  |
| Q              | 0.70   | 0.90     | 0.028 | 0.035 |
| Z              |        | 1.42     |       | 0.056 |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.

MC74VHCT02A/D