### **MIC59P60**



### 8-Bit Serial-Input Protected Latched Driver

### **General Description**

The MIC59P60 serial-input latched driver is a high-voltage (80V), high-current (500mA) integrated circuit comprised of eight CMOS data latches, a bipolar Darlington transistor driver for each latch, and CMOS control circuitry for the common CLEAR, STROBE, CLOCK, SERIAL DATA INPUT, and OUTPUT ENABLE functions. Additional protection circuitry supplied on this device includes thermal shutdown, undervoltage lockout (UVLO), and overcurrent shutdown.

The bipolar/CMOS combination provides an extremely low-power latch with maximum interface flexibility. The MIC59P60 has open-collector outputs capable of sinking 500mA, and integral diodes for inductive load transient suppression with a minimum output breakdown voltage rating of 80V (50V sustaining). The drivers can be operated with a split supply, where the negative supply is down to -20V and may be paralleled for higher load current capability.

Using a 5V logic supply, the MIC59P60 will typically operate at better than 5MHz. With a 12V logic supply, significantly higher speeds can be obtained. The CMOS inputs are compatible with standard CMOS, PMOS, and NMOS circuits. TTL circuits may require pull-up resistors. By using the serial data output, drivers may be cascaded for interface applications requiring additional drive lines.

Each of the eight outputs has an independent overcurrent shutdown of 500mA. Upon over-current shutdown, the affected channel will turn OFF, and the flag will go low until  $V_{DD}$  is cycled or the ENABLE/RESET pin is pulsed high. Current pulses less than 2 $\mu$ s will not activate current shutdown.

Temperatures above 165°C will shut down the device and activate the error flag. The UVLO circuit prevents operation at low  $V_{DD}$ ; hysteresis of 0.5V is provided.

Datasheets and support documentation are available on Micrel's web site at: <a href="https://www.micrel.com">www.micrel.com</a>.

### **Features**

- 3.3MHz minimum data input rate
- Output current shutdown (500mA typical)
- · Undervoltage lockout
- Thermal shutdown
- Output fault flag
- CMOS, PMOS, NMOS, and TTL compatible
- Internal pull-up/pull-down resistors
- Low-power CMOS logic and latches
- High-voltage current sink outputs
- Output transient-protection diodes
- Single or split supply operation

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

## **Functional Diagram**



## **Ordering Information**

| Part Number | Junction Temperature Range | Package            | Pb-Free      |
|-------------|----------------------------|--------------------|--------------|
| MIC59P60YN  | -40°C to +85°C             | 20-Pin Plastic DIP | $\checkmark$ |
| MIC59P60YV  | -40°C to +85°C             | 20-Pin PLCC        | √            |
| MICP60YWM   | –40°C to +85°C             | 20-Pin Wide SOIC   | V            |

## **Pin Configuration**



## **Pin Description**

| Pin<br>Number | Pin Name        | Pin Function                                                                                                                                             |  |  |  |
|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1             | CLEAR           | Sets All Latches OFF (open).                                                                                                                             |  |  |  |
| 2, 10         | VEE             | Output Ground (Substrate). Most negative voltage in the system connects here.                                                                            |  |  |  |
| 3             | CLOCK           | Serial Data Clock. A CLEAR must also be clocked into the latches.                                                                                        |  |  |  |
| 4             | SERIAL DATA IN  | Serial Data Input pin.                                                                                                                                   |  |  |  |
| 5             | VSS             | Logic reference (Ground) pin.                                                                                                                            |  |  |  |
| 6             | VDD             | Logic Positive Supply voltage.                                                                                                                           |  |  |  |
| 7             | SERIAL DATA OUT | Serial Data Output pin. (Flow through).                                                                                                                  |  |  |  |
| 8             | STROBE          | Output Strobe pin. Loads output latches when High. A STROBE is needed to CLEAR latches.                                                                  |  |  |  |
| 9             | OE / RESET      | When low, outputs are active. When high, device is inactive and reset from a fault condition. An under voltage condition emulates a high OE/RESET input. |  |  |  |

# **Pin Description (Continued)**

| Pin<br>Number | Pin Name | Pin Function                                                                                                                                            |
|---------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11            | K        | Transient suppression diode's cathode common pin.                                                                                                       |
| 12 – 19       | OUT N    | Open collector outputs 8 through 1.                                                                                                                     |
| 20            | FLAG     | Error flag. Open-collector output is low upon overcurrent or overtemperature fault. OE/RESET must be pulled high to reset the flag and fault condition. |

# **Typical Inputs**





# **Typical Output Driver**



## **Absolute Maximum Ratings**(1)

### 

## Operating Ratings<sup>(2)</sup>

| Package Power Dissipation, P <sub>D</sub>     |               |
|-----------------------------------------------|---------------|
| Plastic DIP (N)                               | 2.0W          |
| Derate above T <sub>A</sub> = +25°C           | 20mW/°C       |
| PLCC (V)                                      | 1.4W          |
| Derate above T <sub>A</sub> = +25°C           | 16mW/°C       |
| Wide SOIC (WM)                                | 1.2W          |
| Derate above TA = +25°C                       | 12mW/°C       |
| Operating Temperature Range (T <sub>A</sub> ) | 40°C to +85°C |

## Electrical Characteristics<sup>(7)</sup>

 $V_{DD} = 5V$ ,  $V_{SS} = V_{EE} = 0V$ ;  $T_A = +25$ °C, unless noted.

| Symbol                      | Parameter                            | Condition                                     | Min. | Тур. | Max. | Units |  |
|-----------------------------|--------------------------------------|-----------------------------------------------|------|------|------|-------|--|
|                             | Output Lasks as Current              | V <sub>OUT</sub> = 80V                        |      |      | 50   |       |  |
| I <sub>CEX</sub>            | Output Leakage Current               | V <sub>OUT</sub> = 80V, T <sub>A</sub> = 70°C |      | 100  |      | μA    |  |
|                             |                                      | I <sub>OUT</sub> = 100mA                      |      | 0.9  | 1.1  |       |  |
| $V_{\text{CE}(\text{SAT})}$ | Collector-Emitter Saturation Voltage | I <sub>OUT</sub> = 200mA                      |      | 1.1  | 1.3  | V     |  |
|                             |                                      | I <sub>OUT</sub> = 350mA                      |      | 1.3  | 1.6  |       |  |
| V <sub>CE(SUS)</sub>        | Collector-Emitter Sustaining Voltage | I <sub>OUT</sub> = 350mA, L = 2mH             | 50   |      |      | V     |  |
| V <sub>IN(0)</sub>          |                                      |                                               |      |      | 1.0  | V     |  |
|                             | la mad Malta ma                      | V <sub>DD</sub> = 12V                         | 10.5 |      |      |       |  |
| $V_{IN(1)}$                 | Input Voltage                        | V <sub>DD</sub> = 10V                         | 8.5  |      |      | V     |  |
|                             |                                      | $V_{DD} = 5V^{(8)}$                           | 3.5  |      |      |       |  |
|                             |                                      | V <sub>DD</sub> = 12V                         | 50   | 200  |      |       |  |
| R <sub>IN</sub>             | Input Resistance                     | V <sub>DD</sub> = 10V                         | 50   | 300  |      | kΩ    |  |
|                             |                                      | $V_{DD} = 5V$                                 | 50   | 600  |      |       |  |
| I <sub>OL</sub>             | Flag Output Current                  | V <sub>OL</sub> = 0.4V                        |      | 15   |      | mA    |  |
| I <sub>OH</sub>             | Flag Output Leakage                  |                                               |      | 50   |      | nA    |  |

#### Notes:

- 1. Exceeding the absolute maximum ratings may damage the device.
- 2. The device is not guaranteed to function outside its operating ratings.
- 3. For inductive load applications.
- 4. Each channel. VEE connection must be designed to minimize inductance and resistance.
- 5. Devices are input-static protected but can be damaged by extremely high static charges.
- Devices are ESD sensitive. Handling precautions are recommended. Human body model, 1.5kΩ in series with 100pF.
- 7. Specification for packaged product only
- 8. Operation of these devices with standard TTL or DTL may require the use of appropriate pull-up resistors to insure a minimum logic "1".

# Electrical Characteristics<sup>(7)</sup>

 $V_{DD} = 5V$ ,  $V_{SS} = V_{EE} = 0V$ ;  $T_A = +25$ °C, unless noted.

| Symbol                       | Parameter                         | Condition                                            | Min. | Тур. | Max. | Units |  |
|------------------------------|-----------------------------------|------------------------------------------------------|------|------|------|-------|--|
|                              |                                   | All Drivers ON, V <sub>DD</sub> = 12V                |      | 6.4  | 10.0 |       |  |
| $I_{DD(ON)}$                 |                                   | All Drivers ON, V <sub>DD</sub> = 10V                |      | 6.0  | 9.0  | mA    |  |
|                              |                                   | All Drivers ON, V <sub>DD</sub> = 5V                 |      | 4.6  | 7.5  |       |  |
|                              | 1                                 | One Driver ON, All others OFF, V <sub>DD</sub> = 12V |      | 3.1  | 4.5  |       |  |
| I <sub>DD(1</sub><br>OUTPUT) | Supply Current                    | One Driver ON, All others OFF, V <sub>DD</sub> = 10V |      | 2.9  | 4.5  | mA    |  |
| 0011901)                     |                                   | One Driver ON, All others OFF, V <sub>DD</sub> = 5V  |      | 2.3  | 3.6  |       |  |
|                              |                                   | All Drivers OFF, V <sub>DD</sub> = 12V               |      | 2.6  | 4.2  | mA    |  |
| $I_{\text{DD(OFF)}}$         |                                   | All Drivers OFF, V <sub>DD</sub> = 10V               |      | 2.4  | 3.6  |       |  |
|                              |                                   | All Drivers OFF, V <sub>DD</sub> = 5V                |      | 1.9  | 3.0  |       |  |
| I <sub>R</sub>               | Clamp Diode Leakage Current       | V <sub>R</sub> = 80V                                 |      |      | 50   | μA    |  |
| V <sub>F</sub>               | Clamp Diode Forward Voltage       | I <sub>F</sub> = 350mA                               |      | 1.7  | 2.0  | V     |  |
| I <sub>LIM</sub>             | Overcurrent Shutdown Threshold    |                                                      |      | 500  |      | mA    |  |
| V <sub>SU</sub>              | Start-Up Voltage                  | Note 9                                               | 3.5  | 4.0  | 4.5  | V     |  |
| V <sub>DD MIN</sub>          | Minimum Supply (V <sub>DD</sub> ) |                                                      | 3.0  | 3.5  | 4.0  | V     |  |
|                              | Thermal Shutdown                  |                                                      |      | 165  |      | °C    |  |
|                              | Thermal Shutdown Hysteresis       |                                                      |      | 10   |      | °C    |  |

#### Note:

<sup>9.</sup> Undervoltage lockout is guaranteed to release device at no more than 4.5V, and disable the device at no less than 3.0V.

### **Test Circuit**



### **Timing Conditions**

 $(T_A = +25$ °C, Logic Levels are  $V_{DD}$  and  $V_{SS}$ ,  $V_{DD} = 5V$ )

| A. Typical data active time before clock pulse (data set-up time) | ins |
|-------------------------------------------------------------------|-----|
| B. Minimum data active time after clock pulse (data hold time)    | ins |
| C. Minimum data pulse width                                       | 0ns |
| D. Minimum clock pulse width                                      | 0ns |
| E. Minimum time between clock activation and strobe               | 0ns |
| F. Minimum strobe pulse width                                     | 0ns |
| G. Typical time between strobe activation and output transition   | 0ns |

SERIAL DATA present at the input is transferred to the shift register on the logic "0" to logic "1" transition of the CLOCK input pulse. On succeeding CLOCK pulses, the registers shift data information towards the SERIAL DATA OUTPUT. The SERIAL DATA must appear at the input prior to the rising edge of the CLOCK input waveform. Holding CLEAR high results in a data logic "0" being clocked into the shift register, turning off respective channels.

Information present at any register is transferred to its respective latch when the STROBE is high (serial-to-parallel conversion). The latches will continue to accept new data as long as the STROBE is held high. Applications where the latches are bypassed (STROBE tied high) will require that the ENABLE input be high to prevent invalid output states.

When the ENABLE input is high, all of the output buffers are disabled (OFF) without affecting information stored in the latches or shift register. With the ENABLE input low, the outputs are controlled by the state of the latches. A positive OE/RESET pulse resets the FLAG and the output after a current shutdown fault. Over-temperature faults are not latched and require no reset pulse.

## MIC59P60 Truth Table

| Serial<br>Data | Clear<br>Input | Clock<br>Input | Shift Register<br>Contents                                  | Serial<br>Data | Strobe<br>Input | Latch Contents                                              | Output<br>Enable | Output<br>Contents                                          |
|----------------|----------------|----------------|-------------------------------------------------------------|----------------|-----------------|-------------------------------------------------------------|------------------|-------------------------------------------------------------|
| Input          |                |                | l <sub>1</sub> l <sub>2</sub> l <sub>3</sub> l <sub>8</sub> | Output         |                 | l <sub>1</sub> l <sub>2</sub> l <sub>3</sub> l <sub>8</sub> |                  | l <sub>1</sub> l <sub>2</sub> l <sub>3</sub> l <sub>8</sub> |
| Н              |                |                | H R <sub>1</sub> R <sub>2</sub> R <sub>7</sub>              | R <sub>7</sub> |                 |                                                             |                  |                                                             |
| L              |                |                | L R <sub>1</sub> R <sub>2</sub> R <sub>7</sub>              | R <sub>7</sub> |                 |                                                             |                  |                                                             |
| Х              |                | ~~             | $R_1 R_2 R_3 \dots R_8$                                     | R <sub>8</sub> |                 |                                                             |                  |                                                             |
|                | Η              |                | 0 0 0 0                                                     | L              |                 |                                                             |                  |                                                             |
|                |                |                | X X X X                                                     | Х              | L               | R <sub>1</sub> R <sub>2</sub> R <sub>3</sub> R <sub>8</sub> |                  |                                                             |
|                |                |                | P <sub>1</sub> P <sub>2</sub> P <sub>3</sub> P <sub>8</sub> | P <sub>8</sub> | Н               | P <sub>1</sub> P <sub>2</sub> P <sub>3</sub> P <sub>8</sub> | L                | P <sub>1</sub> P <sub>2</sub> P <sub>3</sub> P <sub>8</sub> |
|                |                |                |                                                             |                |                 | X X X X                                                     | Н                | нннн                                                        |

#### Note:

L = Low Logic Level

H = High Logic Level

X = Irrelevant

P = Present State

R = Previous State

O = Output OFF

## **Typical Characteristics**



IL = 350mA

IL = 100mA

TEMPERATURE (°C)

\_VDD = 12V\_

150

1.5

0.5 <u>-</u> -50







TEMPERATURE (°C)

150

0 └ -50





# **Maximum Allowable Duty Cycle (Plastic DIP)**

 $V_{DD} = 5.0V$ 

| Number of<br>Outputs ON                                | Max. Allowable Duty Cycle at Ambient Temperature of |      |      |      |      |  |  |  |
|--------------------------------------------------------|-----------------------------------------------------|------|------|------|------|--|--|--|
| $(I_{OUT} = 200 \text{mA}$<br>$V_{DD} = 5.0 \text{V})$ | 25°C                                                | 40°C | 50°C | 60°C | 70°C |  |  |  |
| 8                                                      | 85%                                                 | 72%  | 64%  | 55%  | 46%  |  |  |  |
| 7                                                      | 97%                                                 | 82%  | 73%  | 63%  | 53%  |  |  |  |
| 6                                                      | 100%                                                | 96%  | 85%  | 73%  | 62%  |  |  |  |
| 5                                                      | 100%                                                | 100% | 100% | 88%  | 75%  |  |  |  |
| 4                                                      | 100%                                                | 100% | 100% | 100% | 93%  |  |  |  |
| 3                                                      | 100%                                                | 100% | 100% | 100% | 100% |  |  |  |
| 2                                                      | 100%                                                | 100% | 100% | 100% | 100% |  |  |  |
| 1                                                      | 100%                                                | 100% | 100% | 100% | 100% |  |  |  |

 $V_{DD} = 12V$ 

| Number of<br>Outputs ON<br>(I <sub>OUT</sub> = 200mA<br>V <sub>DD</sub> = 12V) | Max. Allowable Duty Cycle at Ambient Temperature of |      |      |      |      |  |  |  |
|--------------------------------------------------------------------------------|-----------------------------------------------------|------|------|------|------|--|--|--|
|                                                                                | 25°C                                                | 40°C | 50°C | 60°C | 70°C |  |  |  |
| 8                                                                              | 80%                                                 | 68%  | 60%  | 52%  | 44%  |  |  |  |
| 7                                                                              | 91%                                                 | 77%  | 68%  | 59%  | 50%  |  |  |  |
| 6                                                                              | 100%                                                | 90%  | 79%  | 69%  | 58%  |  |  |  |
| 5                                                                              | 100%                                                | 100% | 95%  | 82%  | 69%  |  |  |  |
| 4                                                                              | 100%                                                | 100% | 100% | 100% | 86%  |  |  |  |
| 3                                                                              | 100%                                                | 100% | 100% | 100% | 100% |  |  |  |
| 2                                                                              | 100%                                                | 100% | 100% | 100% | 100% |  |  |  |
| 1                                                                              | 100%                                                | 100% | 100% | 100% | 100% |  |  |  |

## **Typical Application**



**Protected Solenoid Driver with Output Enable** 



**Hammer Driver** 



Protected Negative/Positive PIN Diode Driver Transmit/Receive Switch

MIC59P60 Micrel, Inc.

# Package Information and Recommended Landing Pattern<sup>(10)</sup>





#### SIDE VIEW

#### NOTE:

- NOTE:

  1. SPADE WIDTH, LEAD WIDTH AND LEAD THICKNESS EXCLUSIVE OF TIN PLATING OR SOLDER PLATING/DIPPING THICKNESS.

  2. PACKAGE OUTLINE EXCLUSIVE OF ANY MOLD FLASHES.

  3. PACKAGE OUTLINE EXCLUSIVE OF BURR DIMENSION.

  4. \* REFERENCE DIMENSION.

  5. PACKAGE AND FINISHING:
  TOP, BOTTOM & ALL SIDE:
  MATTE VDI #24~27.

| LEAD TYPE                        |     | 8LD              | 14/16LD                      | 18LD             | 20LD             |
|----------------------------------|-----|------------------|------------------------------|------------------|------------------|
| STAND-OFF                        | A1  | 0.015 MIN        | 0.015 MIN                    | 0.015 MIN        | 0.015 MIN        |
| LEAD WIDTH *                     | В   | 0.018            | 0.018                        | 0.018            | 0.018            |
| SPADE WIDTH •                    | B1  | 0.060            | 0.060                        | 0.060            | 0.060            |
| LEAD THICKNESS *                 | С   | 0.010            | 0.010                        | 0.010            | 0.010            |
| LENGTH TOL ±0.004                | D   | 0.375            | 0.750                        | 0.890            | 1.020            |
| IDENT DEPTH                      | D1  | 0.030 ~<br>0.060 | 0.030 ~<br>0.060             | 0.030 ~<br>0.060 | 0.030 ~<br>0.060 |
| SHOULDER WIDTH<br>OUTER TO OUTER | E   | 0.300 ~<br>0.325 | 0.300 ~<br>0.325             | 0.300 ~<br>0.325 | 0.300 ~<br>0.325 |
| WIDTH TOL ±0.004                 | E1  | 0.250            | 0.250                        | 0.250            | 0.250            |
| LEAD SPREAD<br>OUTER TO OUTER    | eA. | 0.320 ~<br>0.370 | 0.320 ~<br>0.370             | 0.320 ~<br>0.370 | 0.320 ~<br>0.370 |
| LEAD PITCH *                     | e1  | 0.100            | 0.100                        | 0.100            | 0.100            |
| LEAD LENGTH TOL ±0.004           | L   | 0.125            | 0.125                        | 0.125            | 0.125            |
| IDENT RADIUS                     | R   | 0.030            | 0.030                        | 0.030            | 0.030            |
| TOTAL THICKNESS TOL ±0.004       | T   | 0.130            | 0.130                        | 0.130            | 0.130            |
| LEAD TO END PACKAGE              | ₩   | 0.025 REF        | 0.075REF14LD<br>0.025REF16LD | 0.045REF         | 0.060REF         |
| IDENT DRAFT TOL ±3°              | θ1  | 7°               | 7°                           | 7°               | 7*               |
| END ANGLE (4x) TOL ±3°           | θ2  | 7°               | 7°                           | 7°               | 7*               |
| SIDE ANGLE (4x) TOL ±3°          | θ3  | 7°               | 7°                           | 7*               | 7*               |

#### 20-Pin 300mil Plastic PDIP (N)



#### 20-Pin Wide SOIC (WM)

10. Package information is correct as of the publication date. For updates and most current information, go to www.micrel.com.

# Package Information and Recommended Landing Pattern<sup>(10)</sup> (Continued)



20-Pin PLCC (V)

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel, Inc. is a leading global manufacturer of IC solutions for the worldwide high performance linear and power, LAN, and timing & communications markets. The Company's products include advanced mixed-signal, analog & power semiconductors; high-performance communication, clock management, MEMs-based clock oscillators & crystal-less clock generators, Ethernet switches, and physical layer transceiver ICs. Company customers include leading manufacturers of enterprise, consumer, industrial, mobile, telecommunications, automotive, and computer products. Corporation headquarters and state-of-the-art wafer fabrication facilities are located in San Jose, CA, with regional sales and support offices and advanced technology design centers situated throughout the Americas, Europe, and Asia. Additionally, the Company maintains an extensive network of distributors and reps worldwide.

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this datasheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2001 Micrel, Incorporated.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## Micrel:

MIC59P60BV MIC59P60YWM MIC59P60BWM MIC59P60BN MIC59P60YN MIC59P60BWM TR MIC59P60BWM-TR MIC59P60BV-TR