

# HIGH-PERFORMANCE CONSUMER ELECTRONICS BROADCAST RADIO RECEIVER AND HD RADIO TUNER

#### **Features**

- Worldwide FM band support (64–108 MHz)
- Worldwide AM band support (520–1710 kHz)
- AM/FM HD Radio support (Si4777 only)
- Comprehensive signal quality metrics: RSSI, SNR, multipath interference, frequency offset, adjacent channel RSSI, frequency deviation, and image RSSI
- Advanced patented RDS softdecision decoder
- Advanced, patented FM channel equalizer for multipath interference
- Dynamic AM/FM channel bandwidth control
- Programmable AM/FM soft mute
- FM stereo-mono blend
- FM hi-blend control

- AM/FM hi-cut control
- AM lo-cut filter
- L/R analog and digital (l<sup>2</sup>S) audio outputs
- Digital Low-IF architecture
- Frequency synthesizer with fully integrated PLL-VCO
- Fully integrated AM/FM front-end including high performance LNA, AGC with integrated resistor and capacitor banks, and RF and IF peak detectors
- Integrated crystal oscillator
- Digital (I<sup>2</sup>S) Zero-IF AM/FM I/Q outputs (Si4777 only)
- 1.2 to 5 V power supplies
- QFN 40-pin, 6x6x0.85 mm
  - Pb-free/RoHS compliant



Ordering Information: See page 49.



Patents pending

## **Applications**

- Audio/video receivers
- Consumer electronics
- Boom boxes
- Home theater systems

## **Description**

The Si4770/77-A20 broadcast receiver and HD Radio tuner (Si4777 only) employs an advanced, proven digital low-IF architecture to bring outstanding receiver performance to high-performance consumer electronics.

## **Functional Block Diagram**



## TABLE OF CONTENTS

| <u>Section</u>                                   | <u>Page</u> |
|--------------------------------------------------|-------------|
| 1. Electrical Specifications                     | 4           |
| 2. Typical Application Schematic                 |             |
| 3. Bill of Materials                             |             |
| 4. Functional Description                        |             |
| 4.1. Overview                                    |             |
| 4.2. Clocking                                    |             |
| 4.3. Tuning                                      |             |
| 4.4. FM Receiver Front-End                       |             |
| 4.5. AM Receiver Front-End                       |             |
| 4.6. Received Signal Qualifiers                  | 28          |
| 4.7. Digital Audio Interface                     |             |
| 4.8. Channel Equalizer                           |             |
| 4.9. Digital ZIF I/Q Interface (Si4777 Only)     |             |
| 4.10. IBOC Blend Mode for HD Radio (Si4777 Only) |             |
| 4.11. Stereo Audio Processing                    |             |
| 4.12. De-emphasis                                |             |
| 4.13. Analog Audio and FM MPX                    | 41          |
| 4.14. Soft Mute                                  | 41          |
| 4.15. AM/FM Dynamic Bandwidth Control            | 41          |
| 4.16. Seek and Valid Station Qualification       | 41          |
| 4.17. AM Hi-Cut Control                          | 42          |
| 4.18. FM Hi-Cut Control                          | 42          |
| 4.19. FM Hi-Blend                                | 42          |
| 4.20. AM Lo-Cut                                  |             |
| 5. RDS/RBDS Advanced Processor                   |             |
| 6. Programming Section                           |             |
| 7. I <sup>2</sup> C Control Bus                  |             |
| 7.1. I <sup>2</sup> C Device Address Selection   |             |
| 7.2. I <sup>2</sup> C Standard Operation         |             |
| 8. Reset, Powerup, and Powerdown                 |             |
| 9. Pin Descriptions: Si4770/77-A20               |             |
| 10. Ordering Guide                               |             |
| 11. Package Outline                              |             |
| 12. PCB Land Pattern                             |             |
| 13. Top Marking                                  |             |
| 13.1. Si4770/77-A20 Top Marking                  |             |
| 13.2. Top Marking Explanation                    | 53          |



## 1. Electrical Specifications

Table 1. Recommended Operation Conditions\*

| Parameter                | Symbol           | Test Condition | Min | Тур | Max | Unit |
|--------------------------|------------------|----------------|-----|-----|-----|------|
| Analog Supply Voltage    | V <sub>A</sub>   | _              | 4.5 | 5   | 5.5 | V    |
| Digital Supply Voltage   | V <sub>D</sub>   | <del>_</del>   | 2.7 | 3.3 | 3.6 | V    |
| Interface Supply Voltage | V <sub>IO1</sub> | <del></del>    | 1.7 | 3.3 | 3.6 | V    |
|                          | V <sub>IO2</sub> | <del></del>    | 1.2 | 3.3 | 3.6 | V    |

<sup>\*</sup>Note: All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at  $V_D = 3.3 \text{ V}$ ,  $V_{IO1} = 3.3 \text{ V}$ ,  $V_{IO2} = 3.3 \text{ V}$ ,  $V_A = 5 \text{ V}$ , and 25 °C unless otherwise stated. Parameters are tested in production unless otherwise stated.

**Table 2. DC Characteristics** 

 $(T_{AMB} = -40 \text{ to } 85 \,^{\circ}\text{C}, \, V_{A} = 4.5 \text{ to } 5.5 \,^{\circ}\text{V}, \, V_{D} = 2.7 \text{ to } 3.6 \,^{\circ}\text{V}, \, V_{IO1} = 1.7 \text{ to } 3.6 \,^{\circ}\text{V}, \, V_{IO2} = 1.2 \text{ to } 3.6 \,^{\circ}\text{V})$ 

| Parameter                                   | Symbol          | Test Condition | Min | Тур | Max  | Unit |
|---------------------------------------------|-----------------|----------------|-----|-----|------|------|
| FM Mode                                     | <del></del>     |                |     |     | •    |      |
| Total Supply Power                          |                 |                | 671 | 850 | 1049 | mW   |
| V <sub>A</sub> Supply Current               | I <sub>VA</sub> |                | 121 | 130 | 139  | mA   |
| V <sub>D</sub> Supply Current               | I <sub>VD</sub> |                | 47  | 60  | 79   | mA   |
| V <sub>A</sub> Supply Power Down<br>Current | I <sub>VA</sub> |                | 20  | 90  | 170  | μA   |
| V <sub>D</sub> Supply Power Down<br>Current | I <sub>VD</sub> |                | 5   | 20  | 50   | μA   |
| AM Mode                                     |                 |                |     |     |      |      |
| Total Supply Power                          |                 |                | 707 | 900 | 1100 | mW   |
| V <sub>A</sub> Supply Current               | I <sub>VA</sub> |                | 129 | 140 | 147  | mA   |
| V <sub>D</sub> Supply Current               | I <sub>VD</sub> |                | 47  | 60  | 81   | mA   |
| V <sub>A</sub> Supply Power Down<br>Current | I <sub>VA</sub> |                | 20  | 90  | 170  | μA   |
| V <sub>D</sub> Supply Power Down<br>Current | I <sub>VD</sub> |                | 5   | 20  | 50   | μA   |
| *Note: See "7. I2C Control Bus              | s" on page 44.  |                |     |     | 1    | •    |

SHIPPN LABO

Table 2. DC Characteristics (Continued)  $(T_{AMB} = -40 \text{ to } 85 \text{ °C}, V_A = 4.5 \text{ to } 5.5 \text{ V}, V_D = 2.7 \text{ to } 3.6 \text{ V}, V_{IO1} = 1.7 \text{ to } 3.6 \text{ V}, V_{IO2} = 1.2 \text{ to } 3.6 \text{ V})$ 

|                                                |                   | 1                                                                            | ,                      |     | T                                     |      |
|------------------------------------------------|-------------------|------------------------------------------------------------------------------|------------------------|-----|---------------------------------------|------|
| Parameter                                      | Symbol            | Test Condition                                                               | Min                    | Тур | Max                                   | Unit |
| Interface Supplies                             |                   |                                                                              | <del>,</del>           |     | <del>,</del>                          |      |
| V <sub>IO1</sub> Supply Current                | I <sub>VIO1</sub> |                                                                              | 0.1                    | 0.5 | 0.82                                  | mA   |
| V <sub>IO2</sub> Supply Current                | I <sub>VIO2</sub> |                                                                              | 0.1                    | 0.2 | 0.5                                   | mA   |
| V <sub>IO1</sub> Supply Power Down<br>Current* | I <sub>PD</sub>   |                                                                              | 150                    | 250 | 420                                   | μΑ   |
| V <sub>IO2</sub> Supply Power Down<br>Current* | I <sub>PD</sub>   |                                                                              | 5                      | 20  | 150                                   | μΑ   |
| Inputs Pins SCL, SDA, RST                      | B, A0, A1         |                                                                              |                        |     |                                       |      |
| High Level Input Voltage                       | V <sub>IH</sub>   |                                                                              | 0.7 x V <sub>IO1</sub> | _   | _                                     | V    |
| Low Level Input Voltage                        | V <sub>IL</sub>   |                                                                              | _                      | _   | 0.3xV <sub>IO1</sub>                  | V    |
| High Level Input Current                       | I <sub>IH</sub>   | V <sub>IN</sub> = V <sub>I01</sub> = 3.6 V                                   | -10                    | _   | 10                                    | μA   |
| Low Level Input Current                        | I <sub>IL</sub>   | $V_{IN} = 0 = V,$<br>$V_{I01} = 3.6 V$                                       | -10                    | _   | 10                                    | μΑ   |
| Input Pins DCLK, DFS                           | •                 |                                                                              |                        |     |                                       |      |
| High Level Input Voltage                       | V <sub>IH</sub>   |                                                                              | 0.7 x V <sub>IO2</sub> | _   | _                                     | V    |
| Low Level Input Voltage                        | V <sub>IL</sub>   |                                                                              | _                      | _   | 0.3 x V <sub>IO2</sub>                | V    |
| High Level Input Current                       | I <sub>IH</sub>   | $V_{IN} = V_{I02} = 3.6 \text{ V}$                                           | -10                    | _   | 10                                    | μA   |
| Low Level Input Current                        | I <sub>IL</sub>   | $V_{IN} = 0 \text{ V},$<br>$V_{I02} = 3.6 \text{ V}$                         | -10                    | _   | 10                                    | μΑ   |
| Input Pins GPIO1, GPIO2                        | •                 |                                                                              |                        |     |                                       |      |
| High Level Input Voltage                       | V <sub>IH</sub>   | GPIO1 and GPIO2<br>are internally regu-<br>lated at 3.6 V                    | 2.52                   | _   | _                                     | V    |
| Low Level Input Voltage                        | V <sub>IL</sub>   |                                                                              | _                      | _   | 1.08                                  | V    |
| High Level Input Current                       | I <sub>IH</sub>   | V <sub>IN</sub> = 3.6 V                                                      | -10                    | _   | 10                                    | μA   |
| Low Level Input Current                        | I <sub>IL</sub>   | V <sub>IN</sub> = 0 V                                                        | -10                    | _   | 10                                    | μA   |
| Output Pins INTB                               | •                 |                                                                              | •                      |     | · · · · · · · · · · · · · · · · · · · |      |
| High Level Output Voltage                      | V <sub>OH</sub>   | Output is common drain output with internal 10 kΩ pullup to V <sub>IO1</sub> | 0.8xV <sub>IO1</sub>   | _   | _                                     | V    |
| Low Level Output Voltage                       | V <sub>OL</sub>   | I <sub>OUT</sub> = -500 μA                                                   | _                      | _   | 0.2xV <sub>IO1</sub>                  | V    |
| *Note: See "7. I2C Control Bus"                | on page 44.       | •                                                                            |                        |     | ı                                     |      |



## Si4770/77-A20

## **Table 2. DC Characteristics (Continued)**

 $(T_{AMB} = -40 \text{ to } 85 \,^{\circ}\text{C}, \, V_{A} = 4.5 \text{ to } 5.5 \,^{\circ}\text{V}, \, V_{D} = 2.7 \text{ to } 3.6 \,^{\circ}\text{V}, \, V_{IO1} = 1.7 \text{ to } 3.6 \,^{\circ}\text{V}, \, V_{IO2} = 1.2 \text{ to } 3.6 \,^{\circ}\text{V})$ 

| Parameter                          | Symbol          | Test Condition                                                                         | Min                    | Тур | Max                    | Unit |  |  |  |
|------------------------------------|-----------------|----------------------------------------------------------------------------------------|------------------------|-----|------------------------|------|--|--|--|
| Output Pins SDA                    |                 |                                                                                        |                        |     |                        |      |  |  |  |
| High Level Output Voltage          | V <sub>OH</sub> | Output is common drain output with external 4.7 k $\Omega$ pull-up to V <sub>IO1</sub> | 0.8xV <sub>IO1</sub>   | _   | _                      | V    |  |  |  |
| Low Level Output Voltage           | V <sub>OL</sub> | I <sub>OUT</sub> = -500 μA                                                             | _                      | _   | 0.2xV <sub>IO1</sub>   | V    |  |  |  |
| Output Pins GPIO1, GPIO2           |                 |                                                                                        |                        |     |                        |      |  |  |  |
| High Level Output Voltage          | V <sub>OH</sub> | GPIO1 and GPIO2<br>are internally regu-<br>lated at 3.6 V,<br>IOUT = +500 μA           | 2.88                   | _   | _                      | V    |  |  |  |
| Low Level Output Voltage           | V <sub>OL</sub> | I <sub>OUT</sub> = -500 μA                                                             | _                      | _   | 0.72                   | V    |  |  |  |
| Output Pins IQCLK, IQFS, IO        | UT, QOUT,       | DFS, DCLK, DOUT                                                                        |                        |     |                        |      |  |  |  |
| High Level Output Voltage          | V <sub>OH</sub> | I <sub>OUT</sub> = 500 μA                                                              | 0.8 x V <sub>IO2</sub> | _   | _                      | V    |  |  |  |
| Low Level Output Voltage           | V <sub>OL</sub> | I <sub>OUT</sub> = -500 μA                                                             | _                      | _   | 0.2 x V <sub>IO2</sub> | V    |  |  |  |
| *Note: See "7. I2C Control Bus" of | n page 44.      | •                                                                                      |                        |     |                        |      |  |  |  |

Table 3. Digital Audio Interface Characteristics\*

 $(T_{AMB} = -40 \text{ to } 85 \text{ °C}, V_A = 4.5 \text{ to } 5.5 \text{ V}, V_D = 2.7 \text{ to } 3.6 \text{ V}, V_{IO1} = 1.7 \text{ to } 3.6 \text{ V}, V_{IO2} = 1.2 \text{ to } 3.6 \text{ V})$ 

| Parameter                    | Symbol                 | Test Condition            | Min                         | Тур | Max                         | Unit |  |  |  |  |
|------------------------------|------------------------|---------------------------|-----------------------------|-----|-----------------------------|------|--|--|--|--|
| DCLK Input Cycle Time        | t <sub>CYC: DCLK</sub> |                           | 70                          | _   | _                           | ns   |  |  |  |  |
| DCLK Input Pulse Width High  | t <sub>HI: DCLK</sub>  |                           | 0.4 x t <sub>CYC:DCLK</sub> | _   | 0.6 x t <sub>CYC:DCLK</sub> | ns   |  |  |  |  |
| DCLK Input Pulse Width Low   | t <sub>LO: DCLK</sub>  |                           | 0.4 x t <sub>CYC:DCLK</sub> | _   | 0.6 x t <sub>CYC:DCLK</sub> | ns   |  |  |  |  |
| DFS Setup Time               | t <sub>SU:DFS</sub>    |                           | 10                          | _   | _                           | ns   |  |  |  |  |
| DFS Hold Time                | t <sub>HD:DFS</sub>    |                           | 5                           | _   | _                           | ns   |  |  |  |  |
| DOUT ouTput Delay            | t <sub>PD:DOUT</sub>   |                           | 0                           | _   | 35                          | ns   |  |  |  |  |
| Canacitiva Loading           | )                      | VIO <sub>2</sub> ≤ 1.33 V |                             | _   | 10                          | nΕ   |  |  |  |  |
| Capacitive Loading           | C <sub>B</sub>         | VIO <sub>2</sub> > 1.33 V | _                           | _   | 15                          | pF   |  |  |  |  |
| *Nets: Cuaranteed by sharest |                        |                           |                             |     |                             |      |  |  |  |  |

\*Note: Guaranteed by characterization.



Figure 1. Digital Audio



Table 4. Digital Zero-IF I/Q Interface Characteristics (Si4777 Only)<sup>1</sup>

 $(T_{AMB} = -40 \text{ to } 85 \text{ °C}, V_A = 4.5 \text{ to } 5.5 \text{ V}, V_D = 2.7 \text{ to } 3.6 \text{ V}, V_{IO1} = 1.7 \text{ to } 3.6 \text{ V}, V_{IO2} = 1.2 \text{ to } 3.6 \text{ V})$ 

| Parameter                                       | Symbol                 | Test<br>Condition | Min              | Тур              | Max              | Unit |
|-------------------------------------------------|------------------------|-------------------|------------------|------------------|------------------|------|
| IQCLK Output Cycle Time                         | t <sub>CYC:IQCLK</sub> |                   | 0.8 x per        | per <sup>2</sup> | 1.2 x per        | ns   |
| IQCLK Output Pulse Width High                   | t <sub>HI:IQCLK</sub>  |                   | 0.22 x per       | _                | 0.59 x per       | ns   |
| IQCLK Output Pulse Width Low                    | t <sub>LO:IQCLK</sub>  |                   | 0.41 x per       | _                | 0.78 x per       | ns   |
| IQFS Output Delay                               | t <sub>PD:IQFS</sub>   |                   | 0                | _                | (0.5 x per) + 18 | ns   |
| IQFS Output Setup to IQCLK<br>Rise <sup>3</sup> | t <sub>SU:IQFS</sub>   |                   | (0.5 x per) – 18 | _                | _                | ns   |
| IOUT Output Delay                               | t <sub>PD:IOUT</sub>   |                   | 0                | _                | (0.5 x per) + 18 | ns   |
| QOUT Output Delay                               | t <sub>PD:QOUT</sub>   |                   | 0                | _                | (0.5 x per) + 18 | ns   |
| IOUT Output Setup to IQCLK rise <sup>3</sup>    | t <sub>SU:IOUT</sub>   |                   | (0.5 x per) – 18 | _                | _                | ns   |
| QOUT Output Setup to IQCLK<br>Rise <sup>3</sup> | t <sub>SU:QOUT</sub>   |                   | (0.5 x per) – 18 | _                | _                | ns   |

## Notes:

8

- **1.** Guaranteed by characterization.
- 2. per is the IQCLK I/Q bit clock period. Refer to Table 15 on page 35 for IQCLK bit clock frequencies.
- 3. Minimum time the Si4770/77-A20 will produce between valid output and the next rising edge of IQCLK



Figure 2. Digital Zero-IF I/Q

**Table 5. Reference Clock and Crystal Characteristics** 

| Parameter                                               | Symbol                    | Test Condition                                    | Min  | Тур                       | Max  | Unit    |  |  |  |  |
|---------------------------------------------------------|---------------------------|---------------------------------------------------|------|---------------------------|------|---------|--|--|--|--|
| Reference Clock, Pin RC                                 | Reference Clock, Pin RCLK |                                                   |      |                           |      |         |  |  |  |  |
| RCLK Supported<br>Frequencies                           |                           |                                                   | _    | 36.4<br>37.8<br>37.209375 | _    | MHz     |  |  |  |  |
| RCLK Frequency<br>Tolerance                             |                           |                                                   | -100 | _                         | 100  | ppm     |  |  |  |  |
| RCLK = 36.4 MHz, 37.8 M                                 | Hz, 37.209                | 375 MHz                                           |      |                           |      |         |  |  |  |  |
| Phase Noise                                             |                           | 100 Hz offset                                     | _    | _                         | -86  | dBc/Hz  |  |  |  |  |
|                                                         |                           | 1 kHz offset                                      | _    | _                         | -101 | dBc/Hz  |  |  |  |  |
|                                                         |                           | 10 kHz offset                                     | _    | _                         | -108 | dBc/Hz  |  |  |  |  |
|                                                         |                           | ≥ 100 kHz offset                                  | _    | _                         | -122 | dBc/Hz  |  |  |  |  |
| Input Capacitance                                       |                           |                                                   | _    | 7                         | _    | pF      |  |  |  |  |
| Input Voltage                                           |                           | AC coupling capacitor = 1 μF<br>Square wave input |      |                           | 400  | $mV_PP$ |  |  |  |  |
|                                                         |                           | AC coupling capacitor = 1 μF<br>Sine wave input   | 300  | _                         | 900  | $mV_PP$ |  |  |  |  |
| Crystal Oscillator, Pins X                              | TAL1, XTA                 | L2                                                |      |                           |      |         |  |  |  |  |
| Crystal Frequency                                       |                           |                                                   | _    | 36.4<br>37.8<br>37.209375 | _    | MHz     |  |  |  |  |
| Crystal Frequency<br>Tolerance                          |                           |                                                   | -100 | _                         | 100  | ppm     |  |  |  |  |
| Load Capacitance, Pro-<br>grammable, Each Pin to<br>GND |                           |                                                   | 5    | _                         | 21.8 | pF      |  |  |  |  |



Table 6. I<sup>2</sup>C Control Interface Characteristics  $(T_{AMB} = -40 \text{ to } 85 \text{ °C}, V_A = 4.5 \text{ to } 5.5 \text{ V}, V_D = 2.7 \text{ to } 3.6 \text{ V}, V_{IO1} = 1.7 \text{ to } 3.6 \text{ V}, V_{IO2} = 1.2 \text{ to } 3.6 \text{ V})$ 

| Parameter                            | Symbol                                | Test Condition | Min                            | Тур | Max | Unit |
|--------------------------------------|---------------------------------------|----------------|--------------------------------|-----|-----|------|
| Pins SCL, SDA                        |                                       |                |                                |     |     |      |
| SCL Frequency                        | f <sub>SCL</sub>                      |                | 0                              | _   | 400 | kHz  |
| SCL Low Time                         | t <sub>LOW</sub>                      |                | 1.3                            | _   | _   | μs   |
| SCL High Time                        | t <sub>HIGH</sub>                     |                | 0.6                            | _   | _   | μs   |
| SCL Input to SDA ↓ Setup<br>(START)  | t <sub>SU:STA</sub>                   |                | 0.6                            | _   | _   | μs   |
| SCL Input from SDA ↓ Hold (START)    | t <sub>HD:STA</sub>                   |                | 0.6                            | _   | _   | μs   |
| SDA Input to SCL ↑ Setup             | t <sub>SU:DAT</sub>                   |                | 100                            | _   | _   | ns   |
| SDA Input from SCL ↓ Hold            | t <sub>HD:DAT</sub>                   |                | 0                              | _   | 900 | ns   |
| SDA Output Delay                     | t <sub>PD:DAT</sub>                   |                | 300                            | _   | 900 | ns   |
| SCL Input to SDA ↑ Setup<br>(STOP)   | t <sub>SU:STO</sub>                   |                | 0.6                            | _   | _   | μs   |
| STOP to START Time                   | t <sub>BUF</sub>                      |                | 1.3                            | _   | _   | μs   |
| SDA Output Fall Time                 | t <sub>f:OUT</sub>                    |                | 20 + 0.1 C <sub>B</sub><br>1pF | _   | 250 | ns   |
| SDA Input, SCL Rise/Fall<br>Time     | t <sub>f:IN</sub> , t <sub>r:IN</sub> |                | 20 + 0.1 $\frac{C_B}{1pF}$     | _   | 300 | ns   |
| Capacitive Loading                   | C <sub>B</sub>                        |                | —                              | _   | 50  | pF   |
| Pulse Width Rejected by Input Filter | t <sub>SP</sub>                       |                |                                | _   | 50  | ns   |



Figure 3.  $I^2C$  Control Interface Read and Write Timing Parameters



Figure 4. I<sup>2</sup>C Control Interface Read and Write Timing Diagram



## **Table 7. FM Receiver Characteristics**

 $(T_{AMB} = -40 \text{ to } 85 \,^{\circ}\text{C}, V_{A} = 4.5 \text{ to } 5.5 \text{ V}, V_{D} = 2.7 \text{ to } 3.6 \text{ V}, V_{IO1} = 1.7 \text{ to } 3.6 \text{ V}, V_{IO2} = 1.2 \text{ to } 3.6 \text{ V}. \text{ Typical values measured at } T_{AMB} = 25 \,^{\circ}\text{C}, \text{ FM modulation } (L = R), F_{MOD} = 1 \text{ kHz}, F_{DEV} = 22.5 \text{ kHz}, \text{ Deemphasis} = 75 \text{ µsec}, \text{ RF level} = 60 \text{ dBµV}, \text{ and } F_{RF} = 98 \text{ MHz}$  in application circuit unless otherwise specified)

| Parameter                                    | Test Condition                                                                                                                                                             | Min      | Тур        | Max | Unit |
|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|-----|------|
| Input Frequency                              |                                                                                                                                                                            | 64       | _          | 108 | MHz  |
| Frequency Step<br>Resolution                 |                                                                                                                                                                            | 10       | _          | 200 | kHz  |
| Powerup Time <sup>1,2</sup>                  | RCLK or Crystal = 36.4 MHz, 37.8 MHz, 37.209375 MHz                                                                                                                        | _        | _          | 100 | ms   |
| Tune time <sup>1</sup>                       |                                                                                                                                                                            | _        | 1.5        | _   | ms   |
| Seek Time/Channel <sup>1</sup>               | At LOUT and ROUT pins                                                                                                                                                      | _        | 20         | _   | ms   |
| Max Frequency<br>Deviation <sup>1</sup>      | Audio THD <1%, over-deviation handling enabled                                                                                                                             | _        | 150        | _   | kHz  |
| RF AGC Range                                 |                                                                                                                                                                            | _        | 40         | _   | dB   |
| AGC Gain<br>Resolution <sup>3</sup>          |                                                                                                                                                                            | _        | 2          | _   | dB   |
| RF AGC Threshold<br>Accuracy <sup>3</sup>    |                                                                                                                                                                            |          | 2          | _   | dB   |
| IF AGC Threshold<br>Accuracy <sup>3</sup>    |                                                                                                                                                                            |          | 1          | _   | dB   |
| Following FM Receiv                          | ver Specifications Refer to Si4770/77-A20 Applica                                                                                                                          | tion Cir | cuit Input | t   |      |
| IP3 <sup>6</sup>                             | Blockers at 400/800 kHz offset<br>AGC disabled (Max RF gain)                                                                                                               | 115      | 117        | _   | dΒμV |
| Sensitivity <sup>6</sup>                     | Audio SINAD = 26 dB<br>AGC disabled (Max RF gain)                                                                                                                          | _        | -3.5       | -2  | dΒμV |
| Image Rejection <sup>1</sup>                 | Deviation = 22.5 kHz                                                                                                                                                       | 65       | 70         | _   | dB   |
| Adjacent Channel<br>Rejection <sup>1,6</sup> | Audio SINAD = 26 dB<br>Desired = 40dB $\mu$ V, F $_{MOD}$ = 1 kHz,<br>F $_{DEV}$ = 22.5 kHz<br>Undesired at ±100 kHz offset, F $_{MOD}$ = 400 Hz,<br>F $_{DEV}$ = 22.5 kHz | 63       | 65         | _   | dB   |

## Notes:

- 1. Guaranteed by characterization.
- **2.** Measured at  $T_{AMB}$  = 25 °C.
- 3. Guaranteed by design.
- 4. IP3 measured at the FMXIP and FMXIN pins reflects IP3 for mixer stage and all subsequent downstream blocks.
- 5. Refer to FM test circuit in Figure 5.
- 6. No A-weighting. Noise integrated from 30 Hz to 15 kHz for audio SINAD and SNR measurements.
- 7. Input resistance is software configurable.
- 8. IP3 measured at the FMI input pin reflects IP3 for FMI LNA stage.
- **9.** RDS Synchronization Persistence is the minimum RF level at which the tuner loses synchronization to the RDS PI code as the RF level decreases from high to low levels.
- **10.** RDS Synchronization Stability is the minimum RF level at which the tuner achieves synchronization to the RDS PI code as the RF level increases from low to high levels.
- 11. Noise integrated from 30 Hz to 120 kHz for audio SINAD and SNR measurements.



 $(T_{AMB}$  = -40 to 85 °C,  $V_A$  = 4.5 to 5.5 V,  $V_D$  = 2.7 to 3.6 V,  $V_{IO1}$  = 1.7 to 3.6 V,  $V_{IO2}$  = 1.2 to 3.6 V. Typical values measured at  $T_{AMB}$  = 25 °C, FM modulation (L = R),  $F_{MOD}$  = 1 kHz,  $F_{DEV}$  = 22.5 kHz, Deemphasis = 75 µsec, RF level = 60 dBµV, and  $F_{RF}$  = 98 MHz in application circuit unless otherwise specified)

| Parameter                                   | Test Condition                                                                                                                                                          | Min | Тур  | Max  | Unit |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| Alternate Channel<br>Rejection <sup>6</sup> | Audio SINAD = 26 dB<br>Desired = 40 dB $\mu$ V, $F_{MOD}$ = 1 kHz,<br>$F_{DEV}$ = 22.5 kHz<br>Undesired at ±200 kHz offset, $F_{MOD}$ = 400 Hz,<br>$F_{DEV}$ = 22.5 kHz | 65  | 72   | _    | dB   |
| THD                                         | F <sub>DEV</sub> = 75 kHz                                                                                                                                               | _   | 0.05 | 0.1  | %    |
| Mono (S+N)/N <sup>6</sup>                   |                                                                                                                                                                         | 66  | 75   | _    | dB   |
| Stereo (S+N)/N <sup>6</sup>                 | Stereo modulation (L = 1, R = 0),<br>deviation = 67.5 kHz,<br>pilot deviation = 6.75 kHz                                                                                | 64  | 70   | _    | dB   |
| AM Suppression <sup>1</sup>                 | AM: m = 0.3/Fmod = 1 kHz, RF level = 60 dBµV                                                                                                                            | 50  | 55   | _    | dB   |
| De-Emphasis Time                            |                                                                                                                                                                         | 70  | 75   | 80   | μsec |
| Constant <sup>3</sup>                       |                                                                                                                                                                         | 45  | 50   | 54   | μsec |
| L/R Imbalance                               | Deviation = 75 kHz                                                                                                                                                      | -1  | _    | 1    | dB   |
| Stereo Separation                           | Stereo modulation (L = 1, R = 0),<br>Deviation = 67.5 kHz, pilot deviation = 6.75 kHz                                                                                   | 40  | 43   | _    | dB   |
| Stereo THD                                  | Stereo modulation (L = 1, R = 0),<br>Deviation = 67.5 kHz, pilot deviation = 6.75 kHz                                                                                   | _   | 0.1  | 0.2  | %    |
| Pilot Signal Rejec-<br>tion <sup>1</sup>    | Stereo modulation (L = 1, R = 0),<br>Deviation = 67.5 kHz, pilot deviation = 6.75 kHz                                                                                   | _   | 55   | _    | dB   |
| RDS Sensitivity <sup>1</sup>                | $\Delta f$ = 2 kHz, RDS BLER < 5%                                                                                                                                       | _   | 13   | 14.5 | dΒμV |
| RDS Synchronization<br>Time <sup>1</sup>    | $\Delta f = 2 \text{ kHz}$ RF input = 60 dB $\mu$ V                                                                                                                     | _   | 70   | _    | ms   |
| RDS PI Lock Time <sup>1</sup>               | $\Delta f = 2 \text{ kHz}$ RF input = 60 dB $\mu$ V                                                                                                                     |     | 85   | _    | ms   |

## Notes:

- 1. Guaranteed by characterization.
- **2.** Measured at  $T_{AMB} = 25 \, ^{\circ}C$ .
- 3. Guaranteed by design.
- 4. IP3 measured at the FMXIP and FMXIN pins reflects IP3 for mixer stage and all subsequent downstream blocks.
- **5.** Refer to FM test circuit in Figure 5.
- 6. No A-weighting. Noise integrated from 30 Hz to 15 kHz for audio SINAD and SNR measurements.
- 7. Input resistance is software configurable.
- 8. IP3 measured at the FMI input pin reflects IP3 for FMI LNA stage.
- **9.** RDS Synchronization Persistence is the minimum RF level at which the tuner loses synchronization to the RDS PI code as the RF level decreases from high to low levels.
- **10.** RDS Synchronization Stability is the minimum RF level at which the tuner achieves synchronization to the RDS PI code as the RF level increases from low to high levels.
- 11. Noise integrated from 30 Hz to 120 kHz for audio SINAD and SNR measurements.



 $(T_{AMB}$  = -40 to 85 °C,  $V_A$  = 4.5 to 5.5 V,  $V_D$  = 2.7 to 3.6 V,  $V_{IO1}$  = 1.7 to 3.6 V,  $V_{IO2}$  = 1.2 to 3.6 V. Typical values measured at  $T_{AMB}$  = 25 °C, FM modulation (L = R),  $F_{MOD}$  = 1 kHz,  $F_{DEV}$  = 22.5 kHz, Deemphasis = 75 µsec, RF level = 60 dBµV, and  $F_{RF}$  = 98 MHz in application circuit unless otherwise specified)

| Parameter                                | Test Condition                                             | Min | Тур  | Max | Unit   |  |  |  |
|------------------------------------------|------------------------------------------------------------|-----|------|-----|--------|--|--|--|
| FM Mixer Inputs: Pins FMXIP, FMXIN       |                                                            |     |      |     |        |  |  |  |
| Maximum RF Input<br>Voltage <sup>3</sup> | 1 dB compression point of mixer                            | _   | 112  | _   | dΒμV   |  |  |  |
| Mixer Input<br>Resistance <sup>3</sup>   |                                                            | _   | 8    | _   | kΩ     |  |  |  |
| Mixer Input<br>Capacitance <sup>3</sup>  |                                                            | _   | 6    | _   | pF     |  |  |  |
| IP3 <sup>4,5,6</sup>                     | Blockers at 400/800 kHz offset,<br>Max Gain (AGC disabled) | _   | 123  | _   | dΒμV   |  |  |  |
| Sensitivity <sup>5,6</sup>               | Audio SINAD = 26 dB<br>Max Gain (AGC disabled)             | _   | 3.5  | _   | dΒμV   |  |  |  |
| FM Resistor Banks:                       | FMAGC1, FMAGC2                                             | •   |      |     |        |  |  |  |
| FMAGC1 Min                               |                                                            | _   | 2.5  | _   | Ω      |  |  |  |
| FMAGC1 Max                               |                                                            | _   | 800  | _   | Ω      |  |  |  |
| FMAGC1 Step Size                         | Maximum parallel resistance change                         | _   | 800  | _   | Ω      |  |  |  |
| FMAGC2 Min                               |                                                            | _   | 2.5  | _   | Ω      |  |  |  |
| FMAGC2 Max                               |                                                            | _   | 800  | _   | Ω      |  |  |  |
| FMAGC2 Step Size                         | Maximum parallel resistance change                         | _   | 800  | _   | Ω      |  |  |  |
| FM LNA: Pins FMI, F                      | MO                                                         |     |      |     |        |  |  |  |
| Single Receiver Mod                      | le                                                         |     |      |     |        |  |  |  |
| FMI Input<br>Resistance <sup>3,7</sup>   |                                                            | -   | 50   | _   | Ω      |  |  |  |
| FMI Input<br>Capacitance <sup>3</sup>    |                                                            | _   | 2    | _   | pF     |  |  |  |
| FMI Return Loss <sup>3</sup>             | 64 MHz < F < 108 MHz                                       | _   | 15   |     | dB     |  |  |  |
| FMI Input Referred<br>Noise <sup>3</sup> |                                                            | _   | 0.73 | _   | nV/√Hz |  |  |  |
| FMI LNA IP3 <sup>3,8</sup>               | Blockers at 400/800 kHz offset, Max Gain                   | _   | 128  | _   | dΒμV   |  |  |  |
|                                          | •                                                          | •   | •    | •   | •      |  |  |  |

### Notes:

- 1. Guaranteed by characterization.
- 2. Measured at  $T_{AMB} = 25 \, ^{\circ}C$ .
- 3. Guaranteed by design.
- 4. IP3 measured at the FMXIP and FMXIN pins reflects IP3 for mixer stage and all subsequent downstream blocks.
- 5. Refer to FM test circuit in Figure 5.
- 6. No A-weighting. Noise integrated from 30 Hz to 15 kHz for audio SINAD and SNR measurements.
- 7. Input resistance is software configurable.
- 8. IP3 measured at the FMI input pin reflects IP3 for FMI LNA stage.
- **9.** RDS Synchronization Persistence is the minimum RF level at which the tuner loses synchronization to the RDS PI code as the RF level decreases from high to low levels.
- **10.** RDS Synchronization Stability is the minimum RF level at which the tuner achieves synchronization to the RDS PI code as the RF level increases from low to high levels.
- 11. Noise integrated from 30 Hz to 120 kHz for audio SINAD and SNR measurements.



 $(T_{AMB}$  = -40 to 85 °C,  $V_A$  = 4.5 to 5.5 V,  $V_D$  = 2.7 to 3.6 V,  $V_{IO1}$  = 1.7 to 3.6 V,  $V_{IO2}$  = 1.2 to 3.6 V. Typical values measured at  $T_{AMB}$  = 25 °C, FM modulation (L = R),  $F_{MOD}$  = 1 kHz,  $F_{DEV}$  = 22.5 kHz, Deemphasis = 75 µsec, RF level = 60 dBµV, and  $F_{RF}$  = 98 MHz in application circuit unless otherwise specified)

| Parameter                                              | Test Condition                                                                                           | Min  | Тур  | Max | Unit   |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|------|-----|--------|
| FMO Output<br>Resistance <sup>3</sup>                  | Nominal FMI to FMO gain = 8 dB, Source load = 50 $\Omega$                                                | _    | 125  | _   | Ω      |
| FMO Output<br>Capacitance <sup>3</sup>                 |                                                                                                          | _    | 2    | _   | pF     |
| <b>Dual Receiver Mode</b>                              |                                                                                                          |      |      |     |        |
| FMI Input<br>Resistance <sup>7,3</sup>                 |                                                                                                          | _    | 100  | _   | Ω      |
| FMI Input<br>Capacitance <sup>3</sup>                  |                                                                                                          | _    | 1.5  | _   | pF     |
| FMI Return Loss <sup>3</sup>                           | 64 MHz < F < 108 MHz                                                                                     | _    | 15   | _   | dB     |
| FMI Input Referred<br>Noise <sup>3</sup>               |                                                                                                          | _    | 1.20 | _   | nV/√Hz |
| FMI LNA IP3 <sup>3,8</sup>                             | Blockers at 400/800 kHz offset, Max Gain                                                                 |      | 126  | _   | dΒμV   |
| FMO Output<br>Resistance <sup>3</sup>                  | Nominal FMI to FMO gain = 8dB, Source load = 50 $\Omega$                                                 | _    | 250  | _   | Ω      |
| FMO Output<br>Capacitance <sup>3</sup>                 |                                                                                                          | _    | 2    | _   | pF     |
| Audio Outputs: Pins                                    | LOUT and ROUT                                                                                            |      |      |     |        |
| Audio Frequency<br>Response Low <sup>1,2</sup>         | ±3 dB                                                                                                    | _    | _    | 30  | Hz     |
| Audio Frequency<br>Response High <sup>1,2</sup>        | ±3 dB                                                                                                    | 15   | _    | _   | kHz    |
| Output Load<br>Resistance <sup>3</sup>                 | At LOUT and ROUT pins                                                                                    | 10 k | _    | _   | Ω      |
| Output Load<br>Capacitance <sup>3</sup>                | At LOUT and ROUT pins                                                                                    | _    | _    | 50  | pF     |
| Output Voltage                                         | Deviation = 22.5 kHz                                                                                     | 99   | 112  | 125 | mVRMS  |
| Power Supply<br>Rejection Ratio<br>(PSRR) <sup>3</sup> | 100 Hz ripple on power supply lines.<br>Ripple voltage = 100 mV <sub>PP</sub> of power supply<br>voltage | _    | 45   | _   | dB     |

#### Notes:

- 1. Guaranteed by characterization.
- **2.** Measured at  $T_{AMB}$  = 25 °C.
- 3. Guaranteed by design.
- **4.** IP3 measured at the FMXIP and FMXIN pins reflects IP3 for mixer stage and all subsequent downstream blocks.
- 5. Refer to FM test circuit in Figure 5.
- 6. No A-weighting. Noise integrated from 30 Hz to 15 kHz for audio SINAD and SNR measurements.
- 7. Input resistance is software configurable.
- 8. IP3 measured at the FMI input pin reflects IP3 for FMI LNA stage.
- **9.** RDS Synchronization Persistence is the minimum RF level at which the tuner loses synchronization to the RDS PI code as the RF level decreases from high to low levels.
- **10.** RDS Synchronization Stability is the minimum RF level at which the tuner achieves synchronization to the RDS PI code as the RF level increases from low to high levels.
- 11. Noise integrated from 30 Hz to 120 kHz for audio SINAD and SNR measurements.



 $(T_{AMB}$  = -40 to 85 °C,  $V_A$  = 4.5 to 5.5 V,  $V_D$  = 2.7 to 3.6 V,  $V_{IO1}$  = 1.7 to 3.6 V,  $V_{IO2}$  = 1.2 to 3.6 V. Typical values measured at  $T_{AMB}$  = 25 °C, FM modulation (L = R),  $F_{MOD}$  = 1 kHz,  $F_{DEV}$  = 22.5 kHz, Deemphasis = 75 µsec, RF level = 60 dBµV, and  $F_{RF}$  = 98 MHz in application circuit unless otherwise specified)

| Parameter                                 | Test Condition                                                                                                                 | Min     | Тур | Max | Unit  |  |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------|-----|-----|-------|--|
| FM MPX Output: Pins MPXOUT                |                                                                                                                                |         |     |     |       |  |
| Output Voltage <sup>1</sup>               | F <sub>RF</sub> = 83 MHz, RF level = 65 dBμV,<br>F <sub>DEV</sub> = 3 kHz, F <sub>MOD</sub> = 76 kHz<br>unless otherwise noted | 14      | 16  | _   | mVRMS |  |
| Output Load Resis-<br>tance <sup>3</sup>  |                                                                                                                                | _       | 10  | _   | kΩ    |  |
| Output Load Capaci-<br>tance <sup>3</sup> |                                                                                                                                | _       | 50  | _   | pF    |  |
| PSRR <sup>3</sup>                         | 100 Hz ripple on power supply lines. Ripple voltage = 100 mV <sub>PP</sub> of power supply voltage                             | _       | 45  | _   | dB    |  |
| Bandwidth <sup>1</sup>                    |                                                                                                                                | 110     | _   | _   | kHz   |  |
| Following FM MPX S                        | pecifications Refer to Si4770/77-A20 Application                                                                               | Circuit |     |     |       |  |
| (S+N)/N <sup>1,11</sup>                   | F <sub>RF</sub> = 83 MHz, RF level = 65 dBμV,<br>F <sub>DEV</sub> = 3 kHz, F <sub>MOD</sub> = 76 kHz<br>unless otherwise noted | 25      | 30  | _   | dB    |  |
| Sensitivity <sup>1,11</sup>               | $F_{RF}$ = 83 MHz, $F_{DEV}$ = 3 kHz, $F_{MOD}$ = 76 kHz unless otherwise noted, SINAD = 5 dB                                  |         | 19  | 25  | dΒμV  |  |

#### Notes:

- 1. Guaranteed by characterization.
- **2.** Measured at  $T_{AMB} = 25 \, ^{\circ}C$ .
- 3. Guaranteed by design.
- 4. IP3 measured at the FMXIP and FMXIN pins reflects IP3 for mixer stage and all subsequent downstream blocks.
- 5. Refer to FM test circuit in Figure 5.
- 6. No A-weighting. Noise integrated from 30 Hz to 15 kHz for audio SINAD and SNR measurements.
- 7. Input resistance is software configurable.
- 8. IP3 measured at the FMI input pin reflects IP3 for FMI LNA stage.
- 9. RDS Synchronization Persistence is the minimum RF level at which the tuner loses synchronization to the RDS PI code as the RF level decreases from high to low levels.
- **10.** RDS Synchronization Stability is the minimum RF level at which the tuner achieves synchronization to the RDS PI code as the RF level increases from low to high levels.
- 11. Noise integrated from 30 Hz to 120 kHz for audio SINAD and SNR measurements.





Figure 5. FM Test Circuit for Mixer Input IP3 and Sensitivity Measurement

## **Table 8. AM Receiver Characteristics**

 $(T_{AMB}$  = -40 to 85 °C,  $V_A$  = 4.5 to 5.5 V,  $V_D$  = 2.7 to 3.6 V,  $V_{IO1}$  = 1.7 to 3.6 V,  $V_{IO2}$  = 1.2 to 3.6 V. Typical values measured at  $T_{AMB}$  = 25 °C, AM modulation = 30%,  $F_{MOD}$  = 1 kHz, RF level = 74 dB $\mu$ V, and  $F_{RF}$  = 1 MHz unless otherwise specified)

| Parameter                                     | Test Condition                                                                                                                                         | Min | Тур | Max  | Unit |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Input Frequency                               |                                                                                                                                                        | 520 |     | 1710 | kHz  |
| Frequency Step<br>Resolution                  |                                                                                                                                                        | 1   | _   | 10   | kHz  |
| Powerup Time <sup>1,2</sup>                   | RCLK or Crystal = 36.4 MHz, 37.8 MHz, 37.209375 MHz                                                                                                    | _   | _   | 100  | ms   |
| Tune Time <sup>1</sup>                        |                                                                                                                                                        | _   | 15  | _    | ms   |
| Seek Time/Channel <sup>1</sup>                | At LOUT and ROUT pins                                                                                                                                  | _   | 55  | _    | ms   |
| Maximum RF Input<br>Voltage <sup>1,2</sup>    | Mod = 90%, Fmod = 1 kHz, SINAD = 57 dB                                                                                                                 | _   | 93  | _    | dΒμV |
| Image Rejection <sup>1,3</sup>                |                                                                                                                                                        | 68  | 72  | _    | dB   |
| Adjacent Channel<br>Rejection <sup>1,3</sup>  | SINAD = 20 dB<br>Desired = 40 dB $\mu$ V, F $_{MOD}$ = 1 kHz, MOD = 30%<br>Undesired at ±9 kHz offset, F $_{MOD}$ = 400 Hz,<br>MOD = 30%               | 57  | 62  | _    | dB   |
| Alternate Channel<br>Rejection <sup>1,3</sup> | SINAD = 20 dB<br>Desired = $40$ dB $\mu$ V, $F_{MOD}$ = 1 kHz, MOD = $30\%$<br>Undesired at $\pm 18$ kHz offset, $F_{MOD}$ = $400$ Hz,<br>MOD = $30\%$ | 59  | 62  | _    | dB   |
| IP3 <sup>1,3</sup>                            | Blockers at 40/80 kHz, AGC disabled (Max gain)                                                                                                         | 110 | 120 | _    | dΒμV |

## Notes:

- 1. Guaranteed by characterization.
- **2.** Measured at  $T_{AMB} = 25 \, ^{\circ}C$ .
- 3. No A-weighting. Noise integrated from 30 Hz to 15 kHz for audio SINAD and SNR measurements.
- 4. Guaranteed by design.



 $(T_{AMB}$  = -40 to 85 °C,  $V_A$  = 4.5 to 5.5 V,  $V_D$  = 2.7 to 3.6 V,  $V_{IO1}$  = 1.7 to 3.6 V,  $V_{IO2}$  = 1.2 to 3.6 V. Typical values measured at  $T_{AMB}$  = 25 °C, AM modulation = 30%,  $F_{MOD}$  = 1 kHz, RF level = 74 dB $\mu$ V, and  $F_{RF}$  = 1 MHz unless otherwise specified)

| Parameter                                     | Test Condition                                                                                                              | Min | Тур | Max | Unit     |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|----------|
| IP2 <sup>1,3</sup>                            | Desired = 700 kHz,<br>Undesired = 1000 kHz, 1700 kHz<br>AGC disabled (Max gain)                                             | 142 | 146 |     | dΒμV     |
| RF AGC Range                                  |                                                                                                                             | _   | 50  | _   | dB       |
| AGC Step Resolution                           |                                                                                                                             |     | 2   |     | dB       |
| RF AGC Threshold<br>Accuracy <sup>4</sup>     |                                                                                                                             | _   | 2   | _   | dB       |
| IF AGC Threshold<br>Accuracy <sup>4</sup>     |                                                                                                                             | _   | 2   | _   | dB       |
| Sensitivity <sup>1,3</sup>                    | SINAD = 20 dB, AGC Disabled (Max RF Gain)                                                                                   | _   | 14  | 17  | dBµV EMF |
| THD <sup>1,3</sup>                            | Mod = 30%                                                                                                                   | _   | 0.1 | _   | %        |
|                                               | Mod = 90%                                                                                                                   | _   | 0.2 | _   | %        |
| Audio SNR <sup>1,3</sup>                      | Mod = 30%                                                                                                                   | 60  | 65  | _   | dB       |
| Antenna Inductance <sup>3</sup>               |                                                                                                                             | 180 | _   | 540 | μH       |
| Audio Outputs: Pins LO                        | UT and ROUT                                                                                                                 |     |     |     |          |
| Audio Output Resistance<br>Load <sup>4</sup>  |                                                                                                                             | 10k |     | _   | Ω        |
| Audio Output<br>Capacitance Load <sup>4</sup> | Single Ended                                                                                                                |     | _   | 50  | pF       |
| Audio Output Voltage                          |                                                                                                                             | 96  | 108 | 121 | mVRMS    |
| PSRR at Audio Output<br>Pins <sup>4</sup>     | Ripple test should be for 100 Hz ripple on power supply lines Ripple voltage = 100 mV <sub>PP</sub> of power supply voltage | _   | 45  | _   | dB       |

## Notes:

- 1. Guaranteed by characterization.
- **2.** Measured at  $T_{AMB} = 25 \,^{\circ}C$ .
- 3. No A-weighting. Noise integrated from 30 Hz to 15 kHz for audio SINAD and SNR measurements.
- 4. Guaranteed by design.



**Table 9. Thermal Conditions** 

| Parameter                       | Symbol           | Test Conditions | Min | Тур | Max | Unit |
|---------------------------------|------------------|-----------------|-----|-----|-----|------|
| Ambient Temperature             | T <sub>AMB</sub> | _               | -40 | 25  | 85  | °C   |
| Junction Temperature            | T <sub>J</sub>   | _               | _   | _   | 115 | °C   |
| Delta from Junction to Ambient* | $\theta_{JA}$    | _               | _   | 27  | _   | °C/W |

\*Note: The  $\theta_{JA}$  is layout-dependent, and, therefore, PCB layout must provide adequate heat-sink capability. The  $\theta_{JA}$  is specified assuming adequate ground plane.

## Table 10. Absolute Maximum Ratings<sup>1</sup>

| Parameter                        | Symbol            | Min         | Max                    | Unit |
|----------------------------------|-------------------|-------------|------------------------|------|
| Analog Supply Voltage            | V <sub>A</sub>    | -0.5        | 5.9                    | V    |
| Digital Supply Voltage           | V <sub>D</sub>    | -0.5        | 3.9                    | V    |
| I/O 1 Supply Voltage             | V <sub>IO1</sub>  | -0.5        | 3.9                    | V    |
| I/O 2 Supply Voltage             | V <sub>IO2</sub>  | -0.5        | 3.9                    | V    |
| I/O 1 Input Current <sup>2</sup> | I <sub>IN1</sub>  | -10         | 10                     | μΑ   |
| I/O 1 Input Voltage <sup>2</sup> | V <sub>IN1</sub>  | -0.3        | V <sub>I01</sub> + 0.3 | V    |
| I/O 2 Input Current <sup>3</sup> | I <sub>IN2</sub>  | -10         | 10                     | μA   |
| I/O 2 Input Voltage <sup>3</sup> | V <sub>IN2</sub>  | -0.3        | V <sub>I02</sub> + 0.3 | V    |
| Operating Temperature            | T <sub>OP</sub>   | -40         | 95                     | °C   |
| Storage Temperature              | T <sub>STG</sub>  | <b>–</b> 55 | 150                    | °C   |
| AM RF Input Level <sup>4</sup>   | V <sub>RFIN</sub> | -1          | V <sub>A</sub> + 1     | V    |
| AM RF Input Current <sup>4</sup> | I <sub>RFIN</sub> | -100        | 100                    | mA   |
| FM RF Input Level <sup>5</sup>   | V <sub>RFIN</sub> | <b>–1</b>   | 1                      | V    |
| FM RF Input Current <sup>5</sup> | I <sub>RFIN</sub> | -100        | 100                    | mA   |
| HBM ESD                          | $V_{HBM}$         | -2          | 2                      | kV   |
| MM ESD                           | V <sub>MM</sub>   | -200        | 200                    | V    |
| CDM ESD <sup>6</sup>             | V <sub>CDM</sub>  | -500        | 500                    | V    |
| CDM ESD <sup>7</sup>             | V <sub>CDM</sub>  | -750        | 750                    | V    |

#### Notes:

- 1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure beyond recommended operating conditions for extended periods may affect device reliability.
- 2. For input pins SCL, SDA, RSTB, A0, A1, GPIO1, GPIO2.
- 3. For input pins DCLK and DFS.
- 4. At RF input pins AM1.
- 5. At RF input pins FMXIN, FMXIP, FMI, FMAGC1, FMAGC2.
- 6. All pins.
- 7. Corner pins.



## 2. Typical Application Schematic

Figure 6 shows the proposed application schematic.





## 3. Bill of Materials

Table 11. Si4770/77-A20 Bill of Materials

| Item | Qty | Ref                   | Package                             | Value        | Mfr                  | Part Number        |
|------|-----|-----------------------|-------------------------------------|--------------|----------------------|--------------------|
| 1    | 1   | T2                    | Transformer, Thru-hole              |              | Silicon Laboratories | SL755TF01          |
| 2    | 1   | T1                    | BALUN, 1:1, Toko                    |              | Toko                 | 458PT1566          |
| 3    | 2   | C13, C21              | CAP, SM, 0402                       | 0.1 μF       | Murata               | GRM155R71A204KA01D |
| 5    | 1   | C1                    | CAP, SM, 0402                       | 100 pF       | Murata               | GRM1555C1H101JZ01  |
| 6    | 1   | C10                   | CAP, SM, 0402                       | 18 pF        | Murata               | GRM1555C1H180JZ01  |
| 7    | 1   | C8                    | CAP, SM, 0402                       | 1 nF         | Murata               | GRM155R61H102KA01  |
| 8    | 5   | C2, C3,<br>C4, C5, C7 | CAP, SM, 0402                       | 2.2 nF       | Murata               | GRM155R71H222KA01  |
| 9    | 1   | C9                    | CAP, SM, 0402                       | 62 pF        | Murata               | GRM1555C1H620JD01  |
| 10   | 2   | C6, C20               | CAP, SM, 0603                       | 10 μF        | Digikey              | 490-3896-2-ND      |
| 11   | 1   | J1                    | CONN, SMA, Edgemount                |              | AEP Connectors       |                    |
| 12   | 1   | JP1                   | CONN, TH, HEADER,<br>.100 PITCH,1X2 |              | Samtec               | HTSW-101-07-G-D    |
| 13   | 2   | D1, D3                | ESD Protector, SM                   |              | TE Connectivity      | PESD0402-140       |
| 14   | 1   | U1                    | IC, SM, Si4770/77-A20,<br>QFN40     |              | Silicon Laboratories | Si4770/77          |
| 15   | 1   | L9                    | IND, SM, 0603                       | 10 nH        | Murata               |                    |
| 16   | 1   | L3                    | IND, SM, 0603                       | 150 nH       | Murata               | LQW18ANR15G00      |
| 17   | 1   | L1                    | IND, SM, 0603                       | 220 nH       | Murata               | LQW18ANR22G00      |
| 18   | 1   | L2                    | IND, SM, 0603                       | 47 nH        | Murata               | LQW18AN47NG00      |
| 21   | 1   | X1                    | XTAL, SM, 3.2 x 2.5 mm              | See Table 12 | See Table 12         | See Table 12       |



**Table 12. Crystal Options** 

| Frequency<br>(MHz) | Mfr           | Series                                 | P/N                                   |
|--------------------|---------------|----------------------------------------|---------------------------------------|
| 36.400000          | NDK           | NX3225SA                               | EXS00A-CS02420                        |
| 37.800000          | NDK           | NX3225SA                               | EXS00A-CS02421                        |
| 37.209375          | NDK           | NX3225SA                               | EXS00A-CS02422                        |
| 36.400000          | TaiSaw        | SMD 3.2x2.5 36.4 MHz Crystal Unit      | TZ1514A                               |
| 37.800000          | TaiSaw        | SMD 3.2x2.5 37.8 MHz Crystal Unit      | TZ1517A                               |
| 37.209375          | TaiSaw        | SMD 3.2x2.5 37.209375 MHz Crystal Unit | TZ1522A                               |
| 36.400000          | Jauch         | JXE115                                 | Q36,40-JAS32P4-12-10/20-<br>T1-LF     |
| 37.800000          | Jauch         | JXE115                                 | Q37,80-JAS32P4-12-10/20-<br>T1-LF     |
| 37.209375          | Jauch         | JXE115                                 | Q37,209375-JAS32P4-12-10/<br>20-T1-LF |
| 36.400000          | Epson Toyocom | TSX-3225                               | OUTD-2B-0541                          |
| 37.800000          | Epson Toyocom | TSX-3225                               | OUTD-2B-0541                          |
| 37.209375          | Epson Toyocom | TSX-3225                               | OUTD-2B-0541                          |

## 4. Functional Description

## 4.1. Overview



Figure 7. Si4770/77-A20 Block Diagram

The Si4770/77-A20 radio receiver family employs 100% RF CMOS technology to bring outstanding receiver performance to the consumer electronics industry. The Si4770/77-A20 receiver family supports worldwide radio reception. The Si4770/77-A20 incorporates a digital preprocessor for the European Radio Data System (RDS) and the North American Radio Broadcast Data System (RBDS) including all required symbol decoding, block synchronization, error detection, and error correction functions. The Si4777 supports AM/FM HD radio channel reception with digital (I<sup>2</sup>S) Zero-IF (ZIF) I/Q outputs for interface to an HD radio processor.

The family leverages Silicon Laboratories' patented low-IF digital architecture, delivering superior RF performance and interference rejection. The low-IF architecture delivers superior performance while integrating the great majority of external components required by competing solutions.

The proven digital techniques provide excellent sensitivity in weak signal environments and superb selectivity and intermodulation immunity in strong signal environments. The solution offers dynamic AM/FM channel bandwidth control, auto-calibrated digital tuning, and proven AM/FM seek functionality based on multiple signal quality and band parameters. The family offers highly flexible and advanced audio processing including programmable softmute, FM stereo-mono blend, dynamic AM/FM channel bandwidth, AM/FM hicut, FM hi-blend, and AM lo-cut filters. In addition, the Si4770/77-A20 provides an integrated clock oscillator or accepts a reference clock and an I<sup>2</sup>C-compatible, 2-wire control interface. The Si4770/77-A20 receiver system specifies a minimal bill of materials, resulting in a small board space requirement and making the solution ideal for any consumer electronics application from single tuner radios to multiple tuner radios.



**Table 13. Part Number Descriptions** 

| Part Number | Description                  | FM<br>(64–108 MHz) | MW<br>(520–1710 kHz) | RDS | Analog MPX<br>(VICS/DARC) | IBOC Blend | Digital ZIF<br>(HD/DRM) | Channel EQ | IR Cal |
|-------------|------------------------------|--------------------|----------------------|-----|---------------------------|------------|-------------------------|------------|--------|
| Si4770      | AM/FM RDS,<br>VICS           | ✓                  | ✓                    | ✓   | ✓                         |            |                         | ✓          | ✓      |
| Si4777      | AM/FM RDS,<br>VICS, HD Tuner | ✓                  | ✓                    | ✓   | ✓                         | ✓          | ✓                       | ✓          | ✓      |

## 4.2. Clocking

The Si4770/77-A20 generates all internal clocking from an external crystal using an on-chip oscillator or an external programmable reference clock. The reference clock of Si4770/77-A20 is a sinusoidal or rectangular clock provided by an external source on pin RCLK. The supported crystal and external clock source frequencies are selected frequencies in the 36–38 MHz range.

The power up command enables the selection of an external crystal or reference clock. The reference clock and/or crystal accuracy should be ±100 ppm. In a multireceiver system, a single crystal can be shared between all Si4770/77-A20 receivers. The Si4770/77-A20 family features programmable loading capacitors for the onchip crystal oscillator, eliminating external loading capacitors.



Figure 8. Xtal Share between Two Tuners

## 4.3. Tuning

The Si4770/77-A20 includes a complete on-chip PLL-VCO frequency synthesizer to generate the quadrature LO input to the image-reject AM and FM mixers. The Si4770/77-A20 employs a single-conversion mix (down conversion) to a fixed low IF center frequency. An innovative high-performance image reject mixer architecture allows for IF center frequencies below 300 kHz, thereby eliminating ceramic filters required in 10.7 MHz IF tuner architectures. The tune command automatically programs the LO frequency to the center of the desired channel plus (minus) the output center IF frequency when using a high-side (low-side) mix. The Si4770/77-A20 supports 50, 100, or 200 kHz channel spacing for FM, 9 or 10 kHz for AM.



## 4.4. FM Receiver Front-End

The Si4770/77-A20 provides a very flexible front-end interface to accommodate a wide range of applications from cost-sensitive to high-performance.

An advanced AGC on the Si4770/77-A20 is implemented with the use of internal RF peak and IF peak detectors with programmable thresholds (trip points). The AGC adjusts the resistor values automatically. Attack and release rates for the AGC are programmable, providing flexible fast attack and slow release AGC performance.

For cost-effective performance and superior FM sensitivity, the antenna output can be received on the FMI pin (Figure 9). The FM band can be received on the FMI pin via an input coupling network. This input coupling network isolates the FM band for best performance. An internal LNA provides gain for the signal. The LNA output is routed externally to the FM mixer input pins. The LNA gain is regulated with an internal voltage regulator supply via an internal resistor bank,  $R_L$ . The AGC circuit automatically controls the LNA gain, resistor banks FMAGC1, FMAGC2, and  $R_L$  to optimize sensitivity and strong signal handling.



Figure 9. Conceptual Illustration of the Use of the FMI LNA for Cost-Optimized and Superior FM Sensitivity Performance

Cost can be further reduced by eliminating the 1:1 balun and directly interfacing the signal to the FM mixer by programming the mixer for single-ended input mode (Figure 10). The trade-off is a drop in linearity of 6 dB $\mu$ V in IP3.



Figure 10. Conceptual Illustration of the Lowest-Cost Configuration

### 4.4.1. FMI LNA for FM Loop-Through Usage

In dual receiver applications, two receivers (Figure 11) can be attached to a single antenna. The dual receiver solution allows for independent radio station listening in different rooms.

The FMI LNA input impedance is software-configurable and provides two options:  $50~\Omega$  and  $100~\Omega$ . Configuring the input impedance for  $100~\Omega$  facilitates a Si4770/77-A20 receiver 1 and the Si4770/77-A20 receiver 2 to be interfaced to the antenna output in parallel, providing a matched  $50~\Omega$  input impedance. AGC is coordinated between both receivers whereby the resistor banks, FMAGC1, FMAGC2, and R<sub>L</sub>, from one receiver are used to optimize sensitivity and strong signal handling.





Figure 11. Conceptual Illustration of Si4770/77-A20 Receivers Interfaced to a Single Antenna Using the FMI LNA in Loop-Through Mode

## 4.5. AM Receiver Front-End

The Si4770/77-A20 contains an integrated LNA, providing an AM receive chain from antenna to audio out. There are few external components and no manual alignment required. The AM signal is received on the AMI pin. An advanced AGC on the Si4770/77-A20 is implemented with the use of internal RF peak and IF peak detectors with programmable thresholds (trip points). Attack and release rates for the AGC are programmable providing flexible fast attack and slow release AGC performance.

The Si4770/77-A20 provides highly-accurate digital AM tuning without factory adjustments. To offer maximum flexibility, the receiver supports a wide range of ferrite loop sticks from  $180{\sim}688~\mu\text{H}$ . An air loop antenna is supported by using a transformer to increase the effective inductance of the air loop. Using a 1:5 turn ratio inductor, the inductance is increased by 25 times and easily supports all typical AM air loop antennas which generally vary between 10 and 20  $\mu\text{H}$ .



## 4.6. Received Signal Qualifiers

A tuned signal's quality can vary with the environmental conditions, time of day, and geographical location among many other factors. To adequately manage the audio output and avoid unpleasant audible effects to the end-user, the Si4770/77-A20 monitors and provides indicators of signal quality, allowing the on-chip DSP and host processor (if required) to perform signal processing. The Si4770/77-A20 monitors and reports a set of industry-standard signal quality metrics including on-channel RSSI, adjacent channel RSSI (100 kHz and 200 kHz), image RSSI, SNR, multi-path interference on FM signal, ultra-sonic noise, and FM pilot detection. As with other Si4770/77-A20 features, how these variables are used to improve audio performance can be left to the Silicon Labs on-chip algorithms (recommended), or they can be brought out for host-processor instructions.

## 4.7. Digital Audio Interface

The digital audio 3-pin interface consists of data serial lines containing audio data, a bit clock, and a word frame for left and right channel data. The digital audio interface operates in slave mode and supports five different audio data formats:

- I<sup>2</sup>S Audio
- Left-Justified Audio
- Right-Justified Audio
- DSP Audio
- DSP Left-Justified Audio

#### 4.7.1. Audio Data Formats

In I<sup>2</sup>S format, by default the MSB is captured on the second rising edge of DCLK following each DFS transition. The remaining bits of the word are sent in order, down to the LSB. The left channel is transferred first when the DFS is low, and the right channel is transferred when the DFS is high.

In Left-Justified format, by default, the MSB is captured on the first rising edge of DCLK following each DFS transition. The remaining bits of the word are sent in order, down to the LSB. The left channel is transferred first when the DFS is high, and the right channel is transferred when the DFS is low.

In Right-Justified format, by default, the LSB is captured on the last rising edge of DCLK in each valid DFS interval. The left channel is transferred first when the DFS is high, and the right channel is transferred when the DFS is low.

In DSP format, the DFS becomes a pulse with a width of one DCLK period. The left channel is transferred first, followed right away by the right channel. There are two options in transferring the digital audio data in DSP format; the MSB of the left channel can be transferred on the first rising edge of DCLK following the DFS pulse (left-justified DSP format) or on the second rising edge.

In all audio formats, depending on the word size, DCLK frequency, and sample rates, there may be unused DCLK cycles after the LSB of each word before the next DFS transition and MSB of the next word. In addition, if preferred, the user can configure the MSB to be captured on the falling edge of DCLK via properties. The number of audio bits can be configured for 8, 16, 20, or 24 bits.

### 4.7.2. Audio Sample Rates

The device supports a number of industry-standard sampling rates including 32, 40, 44.1, and 48 kHz.











## 4.8. Channel Equalizer

The Si4770/77-A20 supports advanced FM multi-path channel equalization. Multi-path interference results in fading of the FM signal at the receiver. Frequency selective fading causes different frequencies of an input signal to be attenuated and phase shifted differently in a channel. Frequency selective fading gives rise to notches in the frequency response of the channel. The Si4770/77-A20 channel equalizer performs blind equalization utilizing proprietary constant modulus algorithm (CMA) to restore the flat response of the channel.

# 4.9. Digital ZIF I/Q Interface (Si4777 Only)

The digital ZIF I/Q output can provide the down converted channelized AM/FM signal at baseband to a third-party processor for AM/FM HD radio processor for IBOC signal processing. The Si4777 provide a 500 kHz BW signal for FM IBOC signal processing and a 30 kHz BW signal for AM IBOC signal processing. The ZIF I/Q 4-pin interface consists of two data serial lines containing I and Q data, a bit clock, and a word frame for each data sample. The interface operates in master mode and supports five different data formats:

- I<sup>2</sup>S ZIF
- Left-Justified ZIF
- Right-Justified ZIF
- DSP ZIF
- DSP Left-Justified ZIF

Table 14. ZIF I/Q Interface Description

| Pin   | Description                       |  |  |  |
|-------|-----------------------------------|--|--|--|
| IOUT  | 16-bit baseband I word            |  |  |  |
| QOUT  | 16-bit baseband Q word            |  |  |  |
| IQFS  | Word frame sync for I and Q words |  |  |  |
| IQCLK | Bit clock for I and Q data        |  |  |  |

#### 4.9.1. ZIF I/Q Data Formats

In I<sup>2</sup>S format, by default, the MSB is captured on the second rising edge of IQCLK following each IQFS transition. The remaining bits of the word are sent in order, down to the LSB.

In Left-Justified format, by default, the MSB is captured on the first rising edge of IQCLK following each IQFS transition. The remaining bits of the word are sent in order, down to the LSB.

In Right-Justified format, by default, the LSB is captured on the last rising edge of IQCLK in each valid IQFS interval.

In DSP format, the IQFS becomes a pulse with a width of 1 IQCLK period. There are two options in transferring the digital baseband I/Q data in DSP format: the MSB of I and Q data can be transferred on the first rising edge of IQCLK following the IQFS pulse (left-justified DSP format) or on the second rising edge.

In all data formats, depending on the word size, IQCLK frequency, and sample rates, there may be unused IQCLK cycles after the LSB of each word before the next IQFS transition and MSB of the next word. In addition, if preferred, the user can configure the MSB to be captured on the falling edge of IQCLK via properties. The number of baseband I/Q bits is configured for 16 bits.















## 4.9.2. ZIF I/Q Sample Rates and Clocking Requirements

The device supports a number of industry-standard sampling rates including 650, 675, and 744.1875 kHz.

The external crystal and/or reference clock frequency must be the following to support the following ZIF I/Q samples rates for interface to an HD radio demodulator/decoder or DSP.

Table 15. Crystal/Reference Clock Frequency Requirements for the ZIF I/Q Sample Rates and Bit Clock Rates Supported

| RCLK/XTAL<br>Frequency (MHz) | IQFS ZIF I/Q<br>Sample Rate (kHz) | IQCLK<br>I/Q Bit Clock (MHz) | Broadcast Reception<br>Modes |
|------------------------------|-----------------------------------|------------------------------|------------------------------|
|                              | 650.0000                          | 10.4000                      | AM/FM HD-Radio               |
| 36.4000                      | 325.0000                          | 5.2000                       | FM Analog                    |
|                              | 40.6250                           | 2.2750                       | AM Analog/HD-Radio           |
|                              | 675.0000                          | 10.8000                      | AM/FM HD-Radio               |
| 37.8000                      | 337.5000                          | 5.4000                       | FM Analog                    |
|                              | 42.1875                           | 2.3625                       | AM Analog/HD-Radio           |
|                              | 744.1875                          | 14.88375                     | AM/FM HD-Radio               |
| 37.209375                    | 372.0938                          | 7.4419                       | FM Analog                    |
|                              | 46.5117                           | 1.8605                       | AM Analog/HD-Radio           |



# 4.10. IBOC Blend Mode for HD Radio (Si4777 Only)

For HD-Radio reception IBOC blend is supported on the Si4777. This feature supports the ability to blend between analog and digital audio. When the bit error rate (BER) of the HD-Radio digital signal falls below a predefined threshold (set bγ the HD-Radio demodulator) and the digital audio fades out, the analog audio is blended in. This prevents the received audio from muting when the digital signal is lost. The audio will "blend to digital" upon reacquisition of the digital signal. Figure 22 illustrates the system implementation with a third party HD-Radio demodulator. ZIF I/Q data is output the HD-Radio demodulator. The HD-Radio demodulator demodulates and decodes the received HD-Radio signal. It outputs digital audio (I<sup>2</sup>S three-wire mode) to the Si4777 where the IBOC blend is performed. An on-chip asynchronous resampling converter (ASRC) allows the Si4777 to be slaved to the HD-Radio demodulator digital audio output at any sample rate from 32 kHz to 48 kHz.

The HD-R demodulator sends a 1-bit "BLEND" signal to the Silicon Labs tuner. When this signal is "1", the Si4777 initiates a crossover from full AM/FM analog audio into full HD-R audio following a time ramp at a programmable ramp rate. This process continues until HD-R audio is fully blended to analog or until the BLEND bit becomes a "0". When the BLEND bit is "0", the reverse crossover occurs (crossover from HD-R to AM/FM analog following a programmable ramp rate). This process continues until AM/FM is fully blended or until BLEND becomes "1".

The blended audio can be output on the analog output pins, LOUT and ROUT and/or a digital audio port to a third party audio DSP.

An on-chip asynchronous re-sampling converter (ASRC) allows the Si4777 to be slaved to the Audio DSP's digital frame sync and bit clock from 32 kHz to 48 kHz.

Audio level alignment and calibration is implemented in the Si4777 by multiplying the input HD-R audio signal by a scaling constant (determined at manufacturing time in the factory) and a dynamic constant that is HD-R station-dependent. The dynamic constant is determined by the HD-R demodulator during reception and is relayed to the Si4777 by the host controller for the blend.

## 4.10.1. IBOC Blend and I<sup>2</sup>C Device Address Selection

In applications not requiring HD-Radio reception and IBOC blend, with the Si4777, two I<sup>2</sup>C device addresses, A0 and A1 (pins 11 and 12), are available, allowing up to four Si4777 receivers to share the same I<sup>2</sup>C bus (see "7. I2C Control Bus" on page 44). However in utilizing IBOC blend for HD-radio reception on the Si4777, only one device address A0 (pin 11) is available. Pin 12 is repurposed for the Interrupt output INTB, whilst Pin 18 is repurposed for the digital audio clock input DFS2.

The 7-bit device address consists of a fixed part (6 MSBs), followed by a programmable 1-bit part. The LSB of the device address signals whether a read or write I<sup>2</sup>C operation occurs. The voltage on the A0 pin is used to set the programmable 1-bit part of the device address. The A0 pin is tied to ground and or is left to float for address selection. The various I<sup>2</sup>C device addresses can be selected as summarized in Table 16.

Table 16. I<sup>2</sup>C Device Address Selection in IBOC Blend Mode for Si4777

| Device | Address [61] | Device Address [0] | A0 Voltage (Pin connection) |
|--------|--------------|--------------------|-----------------------------|
|        | 110001       | 1                  | VIO1                        |
|        | 110001       | 0                  | GND                         |





Figure 22. System Implementation of HD-Radio Reception with IBOC Blend on the Si4777





Figure 23. Si4777 Pin Descriptions for IBOC Blend Mode

Table 17. Pin Descriptions for Si4777 for IBOC Blend Mode

| Pin Number | Name  | I/O | Description                                                |
|------------|-------|-----|------------------------------------------------------------|
| 1          | NC    | I   | No connect: Leave floating                                 |
| 2          | FMXIP | ı   | Balanced input to FM mixer (positive)                      |
| 3          | FMXIN | I   | Balanced input to FM mixer (negative)                      |
| 4          | RFGND |     | RF Ground                                                  |
| 5          | RFREG | 0   | FM LNA regulator                                           |
| 6          | FMO   | 0   | FM LNA output                                              |
| 7          | FMI   | I   | FM LNA input                                               |
| 8          | NC    |     | No connect: Leave floating                                 |
| 9          | NC    |     | No connect: Leave floating                                 |
| 10         | AMI   | I   | AM single-ended input                                      |
| 11         | A0    | I   | I <sup>2</sup> C Address 0                                 |
| 12         | INTB  | 0   | Interrupt active low (Si4777 for IBOC blend mode)          |
| 13         | DCLK2 | I   | Digital audio bit clock input (Si4777 for IBOC blend mode) |
| 14         | DOUT2 | 0   | Digital audio output (Si4777 for IBOC blend mode)          |



Table 17. Pin Descriptions for Si4777 for IBOC Blend Mode (Continued)

| Pin Number | Name         | I/O | Description                                                     |
|------------|--------------|-----|-----------------------------------------------------------------|
| 15         | RSTB         | I   | Global Chip Reset                                               |
| 16         | SDA          | I/O | I <sup>2</sup> C Data input/output                              |
| 17         | SCL          | I   | I <sup>2</sup> C clock                                          |
| 18         | DFS2         | I   | Digital audio bit clock input (Si4777 for IBOC blend mode)      |
| 19         | VIO1         | S   | Host I/O Supply Voltage (all pads except digital audio and I/Q) |
| 20         | VD           | S   | Digital Voltage Supply                                          |
| 21         | DBYP         | I   | Digital bypass to Ground                                        |
| 22         | VIO2         | S   | Digital audio and I/Q interface supply voltage                  |
| 23         | IQCLK        | 0   | ZIF I/Q bit clock output (Si4777)                               |
| 24         | IQFS         | 0   | ZIF I/Q frame sync output (Si4777)                              |
| 25         | IOUT         | 0   | ZIF I data output (Si4777)                                      |
| 26         | QOUT         | 0   | ZIF Q data output (Si4777)                                      |
| 27         | DIN          | I   | Digital audio data input (Si4777 for IBOC blend mode)           |
| 28         | DFS          | I   | Digital audio frame sync input                                  |
| 29         | DCLK         | I   | Digital audio bit clock input                                   |
| 30         | BLEND        | I   | Blend Flag Control                                              |
| 31         | VA           | S   | Analog Voltage Supply                                           |
| 32         | LOUT/ MPXOUT | 0   | Left audio line out / FM MPX output                             |
| 33         | ROUT         | 0   | Right audio line out                                            |
| 34         | XTAL2/RCLK   | I   | Crystal oscillator input/Reference clock input                  |
| 35         | XTAL1        | 0   | Crystal oscillator output                                       |
| 36         | DACREF       | I   | Voltage Reference for analog outputs                            |
| 37         | GPIO2        | I/O | General-purpose input/output                                    |
| 38         | GPIO1        | I/O | General-purpose input/output                                    |
| 39         | FMAGC2       | I   | FM automatic gain control 2                                     |
| 40         | FMAGC1       | I   | FM automatic gain control 1                                     |
| PDL        | GND PAD      | I   | Ground. Reference ground                                        |



## 4.11. Stereo Audio Processing

The output of the FM demodulator is a stereo multiplexed (MPX) signal. The MPX standard was developed in 1961, and is used worldwide. Today's MPX signal format consists of left + right (L+R) audio, left - right (L-R) audio, a 19 kHz pilot tone, and RDS/RBDS data as shown in Figure 24.



Figure 24. MPX Signal Spectrum

### 4.11.1. Stereo Decoder

The Si4770/77-A20's integrated stereo decoder automatically decodes the MPX signal using DSP techniques. The 0 to 15 kHz (L+R) signal is the mono output of the FM tuner. Stereo is generated from the (L+R), (L-R), and a 19 kHz pilot tone. The pilot tone is used as a reference to recover the (L-R) signal. Output left and right channels are obtained by adding and subtracting the (L+R) and (L-R) signals respectively.

### 4.11.2. Stereo-Mono Blending

Adaptive noise suppression is employed to gradually combine the stereo left and right audio channels to a mono (L+R) audio signal as the signal quality degrades to maintain optimum sound fidelity under varying reception conditions. Signal metrics such as on-channel RSSI, ultra-sonic noise (USN), and multi-path interference are monitored simultaneously in forcing a blend from stereo to mono. The metric, reflecting the poorest signal quality, takes priority and the stereo signal is blended appropriately. The thresholds for activating stereo-mono blend are programmable, as are the levels for a fully blended state. The attack and decay rates for each metric are programmable. The pilot detection metric is additionally available for read-out.



Figure 25. Conceptual Illustration of Stereo-Mono Blend

SILICON LARS

## 4.12. De-emphasis

Pre-emphasis and de-emphasis is a technique used by FM broadcasters to improve the signal-to-noise ratio of FM receivers by reducing the effects of high-frequency interference and noise. When the FM signal is transmitted, a pre-emphasis filter is applied to accentuate the high audio frequencies. The Si4770/77-A20 incorporate a de-emphasis filter which attenuates high frequencies to restore a flat frequency response. Two time constants are used in various regions. The deemphasis time constant is programmable to 50 or 75  $\mu$ s.

## 4.13. Analog Audio and FM MPX

High-fidelity digital-to-analog converters (DACs) drive analog audio signals or the FM MPX signal onto the LOUT/MPXOUT and ROUT pins. At powerup time the user can configure the analog outputs for either audio or MPX output. In applications where MPX and audio outputs are required simultaneously, the analog MPX signal can be driven onto the MPXOUT pin and the audio signals can be sourced from the digital audio interface.

The audio output may be muted. Volume is adjusted digitally. It is necessary that the volume be maintained at maximum levels to ensure the highest dynamic range audio outputs to the external audio processing stage in a car radio.

### 4.14. Soft Mute

The soft mute feature is available to attenuate the audio outputs and minimize audible noise in compromised signal conditions. The Si4770/77-A20 triggers soft mute by monitoring signal metrics such as on-channel RSSI or SNR. The thresholds for activating soft mute are programmable, as are soft mute attenuation levels and attack and decay rates. The Si4770/77-A20 provides the soft mute feature in FM and AM bands.

## 4.15. AM/FM Dynamic Bandwidth Control

The AM/FM IF channel bandwidth is dynamically optimized according to on-channel RSSI, and with the aid of the adjacent and alternate channel RSSI metric.

### 4.16. Seek and Valid Station Qualification

The seek function will search up or down the selected frequency band for a valid channel. A valid channel is qualified according to a series of programmable signal indicators and thresholds. The seek function can be made to stop at the band edge and provide an interrupt, or wrap the band and continue seeking until arriving at the original departure frequency. The device sets interrupts with found valid stations or, if the seek results in zero found valid stations, the device indicates failure and again sets an interrupt.

The Si4770/77-A20 seek functionality is performed completely on-chip or can be brought out to a companion processor. The Si4770/77-A20 can provide base values for signal quality variables to a companion processor for qualification or can further process the base values to qualify valid or invalid stations.

The Si4770/77-A20 uses RSSI, SNR, and frequency offset to qualify stations. These variables have programmable thresholds to tailor the seek function to the subjective tastes of customers.

RSSI is employed first to screen all possible candidate stations. SNR and frequency offset are subsequently used in screening the RSSI qualified stations. The more thresholds the system engages, the higher the confidence that any found stations will indeed be valid broadcast stations; however, the more challenging levels the thresholds are set to, the longer the overall seek time as more stations and more qualifiers will be assessed.

It is recommended that RSSI be set to a midlevel threshold in conjunction with an SNR threshold set to a level delivering acceptable audio performance. This trade-off will eliminate very low RSSI stations whilst keeping the seek time to acceptable levels. Generally, the time to auto-scan and store valid channels for an entire AM or FM band with all thresholds engaged is very short depending on the band content.

Seek is initiated using the AM and FM seek commands. The RSSI and SNR threshold settings are adjustable using properties.



### 4.17. AM Hi-Cut Control

AM hi-cut control is employed on AM audio outputs with degradation of signal quality. Signal metrics such as SNR or on-channel RSSI activate the hi-cut filter. Programmable minimum and maximum thresholds are available for all metrics. Attack and release rates for hi-cut are programmable for all metrics.

The level of hi-cut applied can be monitored with the received signal quality command. Hi-cut can be disabled by setting the hi-cut filter setting to the default audio bandwidth for AM. Further information is provided in the Programming Guide.

### 4.18. FM Hi-Cut Control

FM hi-cut control applies a low-pass filter on the (L+R) audio upon degradation of received signal quality. Signal metrics, such as USN, on-channel RSSI, and multipath interference, activate the hi-cut filter. Programmable minimum and maximum thresholds are available for all metrics. Attack and release rates are also programmable for all metrics. The level of hi-cut applied can be monitored with the received signal quality command. Further information is provided in the Programming Guide.

### 4.19. FM Hi-Blend

FM hi-blend control applies a low-pass filter on the (L-R) audio upon degradation of received signal quality. Signal metrics, such as USN, on-channel RSSI, and multipath interference, activate the hi-blend filter. Programmable minimum and maximum thresholds are available for all metrics. Attack and release rates for are also programmable for all metrics. The level of hi-blend applied can be monitored with the received signal quality command. Further information is provided in the Programming Guide.

### 4.20. AM Lo-Cut

AM lo-cut is employed on audio outputs for rejection of power-supply 50/60 Hz interference. AM lo-cut is a high pass filter. Lo-cut is enabled by default and can be disabled by programming the filter to being switched off.



## 5. RDS/RBDS Advanced Processor

The Si4770/77-A20 implements an advanced, patented, high-performance RDS processor for demodulation, symbol decoding, block synchronization, error detection, and error correction. The RDS decoder applies advanced decoding and statistical decision

techniques to provide high-performance synchronization at very noisy signal levels, and excellent sensitivity at industry-standard block error rate (BLER) levels (5%).

The Si4770/77-A20's strong synchronization performance in very noisy/low SNR environments number of instances of lost minimizes the synchronization. Other less robust tuners must attempt to resynchronize in low SNR environments, resulting in lost data and lengthy delays in reestablishing data reception. The Si4770/77-A20 maintains synchronization to the RDS transmission, despite high BLER. This results in fewer dropped connections, minimal resynchronization time, and greater data reliability in low SNR environments.

The Si4770/77-A20 reports RDS decoder synchronization status and detailed bit errors for each RDS block. The range of reportable bit errors detected and corrected are 0, 1-2, 3-5, and "not correctable." More than five errors indicate that the corresponding block information word is non-correctable.

The Si4770/77-A20 also provides highly configurable interrupts based on RDS-driven events and conditions. The default settings provide an interrupt when RDS is synchronized and when RDS group data has been received. The configurable interrupts can be set to provide frequent interrupts down to a single received block with BLER. The configurable interrupts also can be set to provide very infrequent interrupts, buffering up to 25 complete RDS groups (100 blocks) with BLER information by block in the on-chip FIFO. The Si4770/ 77-A20 also provides configurable interrupts on changes or receipt of the key RDS blocks A and B. This flexibility allows adopters to either conduct extensive RDS data processing on the host or reserve the host processor in power-saving modes with minimal RDS interrupts, allowing the Si4770/77-A20 to perform RDS processing on-chip.

## 6. Programming Section

To ease development time and offer maximum customization, the Si4770/77-A20 provides a simple and powerful software command protocol in addition to the 2-wire I<sup>2</sup>C serial interface to communicate with the host processor. The device is programmed using commands, arguments, properties, and responses. To perform an action, the user writes a command byte and associated arguments, causing the chip to execute the given command. Commands control actions such as powerup, powerdown, or tune to a station. Arguments are specific to a given command and are used to modify the command. Properties are a special command + argument used to modify the default chip operation and are generally configured immediately after powerup. Examples of properties are de-emphasis level, RSSI seek threshold, and soft mute attenuation threshold. Responses provide information and are echoed after a command + argument is issued and processed. All commands provide a one-byte status update indicating interrupt and clear-to-send status information.



# 7. I<sup>2</sup>C Control Bus

A serial port slave interface is provided, which allows an external controller to send commands and receive responses from the Si4770/77-A20.

## 7.1. I<sup>2</sup>C Device Address Selection

Two device I<sup>2</sup>C addresses are available, allowing up to four Si4770/77-A20 receivers to share the same I<sup>2</sup>C bus. The 7-bit device address consists of a fixed part (5 MSBs), followed by a programmable 2-bit part. The LSB of the device address signals whether a read or write I<sup>2</sup>C operation occurs. The voltage on the A0 and A1 pins are used to set the programmable 2-bit part of the device address. The A0 and A1 pins are tied to ground and are left to float for address selection. The various I<sup>2</sup>C device addresses can be selected as summarized in Table 18.

## 7.2. I<sup>2</sup>C Standard Operation

The I<sup>2</sup>C bus interface is provided for configuration and monitoring of all internal registers. The Si4770/77-A20 supports a 7-bit device addressing procedure and is capable of operating at clock rates up to 400 kHz. Individual data transfers to and from the device are eight bits. The I<sup>2</sup>C bus consists of two wires: a serial clock line (SCL) and a serial data line (SDA). The device always operates as a bus slave. In order to be active, the I<sup>2</sup>C block requires that VIO1 and VD supplies be turned on.

A transaction begins with the START condition, which occurs when SDA falls while SCL is high. Next, the user drives an 8-bit control byte serially on SDA, which is captured by the device on rising edges of SCL. The control byte consists of a 7-bit device address followed by a read/write bit (read = 1, write = 0). The Si4770/77-A20 acknowledges the control word by driving SDA low on the next falling edge of SCL.

Read and write operations are performed in accordance with the I<sup>2</sup>C bus specification. For write operations, the host sends an 8-bit data byte on SDA, which is captured by the device on rising edges of SCL. The Si4770/77-A20 acknowledges each data byte by driving SDA low for one cycle, after the next falling edge of SCL. The host may write any number of data bytes in a single two-wire transaction. The first byte is a command, and the next bytes are arguments.

For read operations, after the Si4770/77-A20 has acknowledged the control byte, it drives an 8-bit data byte on SDA, changing the state of SDA after the falling edge of SCL. The host acknowledges each data byte by driving SDA low for one cycle, after the next falling edge of SCL. If a data byte is not acknowledged, the transaction ends. The host may read any number of data bytes in a single two-wire transaction. These bytes contain the response data from the Si4770/77-A20. A 2-wire transaction ends with the STOP condition, which occurs when SDA rises while SCL is high.

Device Address [6...2] Device Address [1:0] A1 Voltage A0 Voltage (Pin Connection) (Pin Connection) 11000 11 Floating Floating 11000 10 Floating **GND** 11000 01 **GND** Floating GND 11000 00 **GND** 

Table 18. I<sup>2</sup>C Device Address Selection





Figure 26. I<sup>2</sup>C Command/Response Protocol



# 8. Reset, Powerup, and Powerdown

Setting the RSTB pin low will disable analog and digital circuitry, reset the registers to their default settings, and disable the bus. Setting the RSTB pin high will bring the device out of reset.

The powerup mode powers up the device and provides mode selection. Mode selections include the following:

- AM, FM reception (Si4770/77-A20 only).
- Crystal oscillator or reference clock input

A powerdown mode is available to reduce power consumption when the part is idle. Putting the device in powerdown mode will disable analog and digital circuitry while keeping the bus active.



Figure 27. Startup Timing



# 9. Pin Descriptions: Si4770/77-A20



Figure 28. Si4770/77 Pin Descriptions

Table 19. Pin Descriptions for Si4770/77

| Pin Number | Name  | I/O | Description                           |
|------------|-------|-----|---------------------------------------|
| 1          | NC    | I   | No connect: Leave floating            |
| 2          | FMXIP | I   | Balanced input to FM mixer (positive) |
| 3          | FMXIN | I   | Balanced input to FM mixer (negative) |
| 4          | RFGND |     | RF Ground                             |
| 5          | RFREG | 0   | FM LNA regulator                      |
| 6          | FMO   | 0   | FM LNA output                         |
| 7          | FMI   | I   | FM LNA input                          |
| 8          | NC    |     | No connect: Leave floating            |
| 9          | NC    |     | No connect: Leave floating            |
| 10         | AMI   | I   | AM single-ended input                 |
| 11         | A0    | I   | I <sup>2</sup> C Address 0            |
| 12         | A1    | I   | I <sup>2</sup> C Address 1            |
| 13         | NC    |     | No connect: Leave floating            |



Table 19. Pin Descriptions for Si4770/77 (Continued)

| Pin Number | Name         | I/O | Description                                                             |
|------------|--------------|-----|-------------------------------------------------------------------------|
| 14         | NC           |     | No connect: Leave floating                                              |
| 15         | RSTB         | I   | Global Chip Reset                                                       |
| 16         | SDA          | I/O | I <sup>2</sup> C Data input/output                                      |
| 17         | SCL          | I   | I <sup>2</sup> C clock                                                  |
| 18         | INTB         | 0   | Interrupt, Active Low                                                   |
| 19         | VIO1         | S   | Host I/O Supply Voltage (all pads except digital audio and I/Q)         |
| 20         | VD           | S   | Digital Voltage Supply                                                  |
| 21         | DBYP         | I   | Digital bypass to Ground                                                |
| 22         | VIO2         | S   | Digital audio and I/Q interface supply voltage                          |
| 23         | NC/IQCLK     | 0   | No Connect: Leave floating (Si4770); ZIF I/Q bit clock output (Si4777)  |
| 24         | NC/IQFS      | 0   | No Connect: Leave floating (Si4770); ZIF I/Q frame sync output (Si4777) |
| 25         | NC/IOUT      | 0   | No Connect: Leave floating (Si4770); ZIF I data output (Si4777)         |
| 26         | NC/QOUT      | 0   | No Connect: Leave floating (Si4770); ZIF Q data output (Si4777)         |
| 27         | DOUT         | 0   | Digital audio data output                                               |
| 28         | DFS          | I   | Digital audio frame sync input                                          |
| 29         | DCLK         | I   | Digital audio bit clock input                                           |
| 30         | NC           |     | No Connect: Leave floating                                              |
| 31         | VA           | S   | Analog Voltage Supply                                                   |
| 32         | LOUT/ MPXOUT | 0   | Left audio line out / FM MPX output                                     |
| 33         | ROUT         | 0   | Right audio line out                                                    |
| 34         | XTAL2/RCLK   | I   | Crystal oscillator input/Reference clock input                          |
| 35         | XTAL1        | 0   | Crystal oscillator output                                               |
| 36         | DACREF       | I   | Voltage Reference for analog outputs                                    |
| 37         | GPIO2        | I/O | General-purpose input/output                                            |
| 38         | GPIO1        | I/O | General-purpose input/output                                            |
| 39         | FMAGC2       | I   | FM automatic gain control 2                                             |
| 40         | FMAGC1       | I   | FM automatic gain control 1                                             |
| PDL        | GND PAD      | I   | Ground. Reference ground                                                |

# 10. Ordering Guide

| Part Number <sup>,*</sup>                                                                | Description                                              | Package<br>Type             | Operating<br>Temperature |  |  |
|------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------|--------------------------|--|--|
| Si4770-A20-GM                                                                            | AM/FM RDS Broadcast Radio Receiver                       | 6 x 6 40-pin QFN<br>Pb-Free | –40 to 85 °C             |  |  |
| Si4777-A20-GM                                                                            | AM/FM RDS Broadcast Radio Receiver and HD<br>Radio Tuner | 6 x 6 40-pin QFN<br>Pb-Free | –40 to 85 °C             |  |  |
| *Note: Add an "(R)" at the end of the device part number to denote tape and reel option. |                                                          |                             |                          |  |  |



# 11. Package Outline



Figure 29. 40-Pin Quad Flat No-Lead (QFN)

| <b>Table</b> | 20. | <b>Package</b> | Dime | nsions |
|--------------|-----|----------------|------|--------|
|--------------|-----|----------------|------|--------|

| Dimensions | Min  | Nom       | Max  |  |
|------------|------|-----------|------|--|
| А          | 0.80 | 0.85      | 0.90 |  |
| A1         | 0.00 | 0.02      | 0.05 |  |
| b          | 0.18 | 0.25      | 0.30 |  |
| D          |      | 6.00 BSC. |      |  |
| D2         | 3.95 | 4.10      | 4.25 |  |
| е          |      | 0.50 BSC. |      |  |
| E          |      | 6.00 BSC. |      |  |
| E2         | 3.95 | 4.10      | 4.25 |  |
| L          | 0.30 | 0.40      | 0.50 |  |
| aaa        |      | 0.10      |      |  |
| bbb        |      | 0.10      |      |  |
| ccc        |      | 0.08      |      |  |
| ddd        |      | 0.10      |      |  |
| eee        |      | 0.05      |      |  |

### Notes:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to JEDEC outline MO-220, Variation VJJD-2.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.



# 12. PCB Land Pattern



Figure 30. PCB Land Pattern



**Table 21. PCB Land Pattern Dimensions** 

| Dimensions | Min  | Max  |
|------------|------|------|
| е          | 0.50 | BSC. |
| Е          | 5.42 | REF. |
| D          | 5.42 | REF. |
| E2         | 4.00 | 4.20 |
| D2         | 4.00 | 4.20 |
| GE         | 4.53 | _    |
| GD         | 4.53 | _    |
| X          | _    | 0.28 |
| Y          | 0.89 | REF. |
| ZE         | _    | 6.31 |
| ZD         | _    | 6.31 |

### Notes:

#### General

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
- 3. This Land Pattern Design is based on IPC-SM-782 guidelines.
- All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm.

### Solder Mask Design

5. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60  $\mu$ m minimum, all the way around the pad.

### Stencil Design

- **6.** A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 7. The stencil thickness should be 0.125 mm (5 mils).
- **8.** The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads.
- **9.** A 4 x4 array of 0.80 mm square openings on 1.05 mm pitch should be used for the center ground pad.

### **Card Assembly**

- 10. A No-Clean, Type-3 solder paste is recommended.
- **11.** The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



# 13. Top Marking

# 13.1. Si4770/77-A20 Top Marking





# 13.2. Top Marking Explanation

| Mark Method:        | Laser                                             |                                                                                             |
|---------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------|
| Pin 1 Mark:         | Circle = 0.90 mm diameter (Bottom-Left-Justified) |                                                                                             |
| Font Size:          | 0.70 mm Right-Justified                           |                                                                                             |
| Line 1 Mark Format: | Device Number                                     | 4770 = Si4770<br>4777 = Si4777<br>A = Part Revision A<br>20 = Firmware Revision 2.0         |
| Line 2 Mark Format: | TTTTTT = Mfg Code                                 | Manufacturing Code from the Assembly Purchase Order Form.                                   |
| Line 3 Mark Format: | YY = Year<br>WW = Work Week                       | Assigned by the Assembly House. Corresponds to the year and work week of the assembly date. |











#### Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISOmodem ®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Silicon Laboratories:

<u>Si4770-A20-GM</u> <u>Si4777-A20-GMR</u> <u>Si4770-A20-GMR</u> <u>Si4777-A20-GMR</u> <u>SI4770-A20-GMR</u> <u>SI4770-A20-GMR</u> <u>SI4777-A20-GMR</u> <u>SI4770-A20-GMR</u> <u>SI4770</u>