

Distributed by:



[www.Jameco.com](http://www.Jameco.com) ♦ 1-800-831-4242

The content and copyrights of the attached  
material are the property of its owner.

- Package Options Include Plastic Small-Outline (D, NS, PS), Shrink Small-Outline (DB), and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs

SN5400 . . . J PACKAGE

SN54LS00, SN54S00 . . . J OR W PACKAGE

SN7400, SN74S00 . . . D, N, OR NS PACKAGE

SN74LS00 . . . D, DB, N, OR NS PACKAGE

(TOP VIEW)

SN5400 . . . W PACKAGE  
(TOP VIEW)

- Also Available as Dual 2-Input Positive-NAND Gate in Small-Outline (PS) Package

SN74LS00, SN74S00 . . . PS PACKAGE  
(TOP VIEW)SN54LS00, SN54S00 . . . FK PACKAGE  
(TOP VIEW)

NC – No internal connection

## description/ordering information

These devices contain four independent 2-input NAND gates. The devices perform the Boolean function  $Y = \overline{A} \bullet \overline{B}$  or  $Y = \overline{A} + \overline{B}$  in positive logic.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



POST OFFICE BOX 655303 • DALLAS, TEXAS 75265

Copyright © 2003, Texas Instruments Incorporated  
On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.

**SN5400, SN54LS00, SN54S00**

**SN7400, SN74LS00, SN74S00**

**QUADRUPLE 2-INPUT POSITIVE-NAND GATES**

SDLS025B – DECEMBER 1983 – REVISED OCTOBER 2003

**description/ordering information (continued)**

**ORDERING INFORMATION**

| TA             | PACKAGE <sup>†</sup> |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|----------------------|---------------|-----------------------|------------------|
| 0°C to 70°C    | PDIP – N             | Tube          | SN7400N               | SN7400N          |
|                |                      |               | SN74LS00N             | SN74LS00N        |
|                |                      |               | SN74S00N              | SN74S00N         |
|                | SOIC – D             | Tube          | SN7400D               | 7400             |
|                |                      | Tape and reel | SN7400DR              |                  |
|                |                      | Tube          | SN74LS00D             | LS00             |
|                |                      | Tape and reel | SN74LS00DR            |                  |
|                |                      | Tube          | SN74S00D              | S00              |
|                |                      | Tape and reel | SN74S00DR             |                  |
|                | SOP – NS             | Tape and reel | SN7400NSR             | SN7400           |
|                |                      |               | SN74LS00NSR           | 74LS00           |
|                |                      |               | SN74S00NSR            | 74S00            |
|                | SOP – PS             | Tape and reel | SN74LS00PSR           | LS00             |
|                |                      |               | SN74S00PSR            | S00              |
|                | SSOP – DB            | Tape and reel | SN74LS00DBR           | LS00             |
| -55°C to 125°C | CDIP – J             | Tube          | SNJ5400J              | SNJ5400J         |
|                |                      |               | SNJ54LS00J            | SNJ54LS00J       |
|                |                      |               | SNJ54S00J             | SNJ54S00J        |
|                | CFP – W              | Tube          | SNJ5400W              | SNJ5400W         |
|                |                      |               | SNJ54LS00W            | SNJ54LS00W       |
|                |                      |               | SNJ54S00W             | SNJ54S00W        |
|                | LCCC – FK            | Tube          | SNJ54LS00FK           | SNJ54LS00FK      |
|                |                      |               | SNJ54S00FK            | SNJ54S00FK       |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at [www.ti.com/sc/package](http://www.ti.com/sc/package).

**FUNCTION TABLE  
(each gate)**

| INPUTS |   | OUTPUT<br>Y |
|--------|---|-------------|
| A      | B |             |
| H      | H | L           |
| L      | X | H           |
| X      | L | H           |

**logic diagram, each gate (positive logic)**



**schematic**



Resistor values shown are nominal.

**SN5400, SN54LS00, SN54S00**

**SN7400, SN74LS00, SN74S00**

**QUADRUPLE 2-INPUT POSITIVE-NAND GATES**

SDLS025B – DECEMBER 1983 – REVISED OCTOBER 2003

**absolute maximum ratings over operating free-air temperature (unless otherwise noted)†**

|                                                                        |                |
|------------------------------------------------------------------------|----------------|
| Supply voltage, $V_{CC}$ (see Note 1) .....                            | 7 V            |
| Input voltage: '00, 'S00 .....                                         | 5.5 V          |
| 'LS00 .....                                                            | 7 V            |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): D package ..... | 86°C/W         |
| DB package .....                                                       | 96°C/W         |
| N package .....                                                        | 80°C/W         |
| NS package .....                                                       | 76°C/W         |
| PS package .....                                                       | 95°C/W         |
| Storage temperature range, $T_{STG}$ .....                             | -65°C to 150°C |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. Voltage values are with respect to network ground terminal.

2. The package thermal impedance is calculated in accordance with JESD 51-7.

**recommended operating conditions (see Note 3)**

|          |                                | SN5400 |     |      | SN7400 |     |      | UNIT |
|----------|--------------------------------|--------|-----|------|--------|-----|------|------|
|          |                                | MIN    | NOM | MAX  | MIN    | NOM | MAX  |      |
| $V_{CC}$ | Supply voltage                 | 4.5    | 5   | 5.5  | 4.75   | 5   | 5.25 | V    |
| $V_{IH}$ | High-level input voltage       | 2      |     |      | 2      |     |      | V    |
| $V_{IL}$ | Low-level input voltage        |        |     | 0.8  |        |     | 0.8  | V    |
| $I_{OH}$ | High-level output current      |        |     | -0.4 |        |     | -0.4 | mA   |
| $I_{OL}$ | Low-level output current       |        |     | 16   |        |     | 16   | mA   |
| $T_A$    | Operating free-air temperature | -55    |     | 125  | 0      |     | 70   | °C   |

NOTE 3: All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER | TEST CONDITIONS‡                                                              | SN5400 |       |      | SN7400 |       |      | UNIT |
|-----------|-------------------------------------------------------------------------------|--------|-------|------|--------|-------|------|------|
|           |                                                                               | MIN    | TYP\$ | MAX  | MIN    | TYP\$ | MAX  |      |
| $V_{IK}$  | $V_{CC} = \text{MIN}$ , $I_I = -12 \text{ mA}$                                |        |       | -1.5 |        |       | -1.5 | V    |
| $V_{OH}$  | $V_{CC} = \text{MIN}$ , $V_{IL} = 0.8 \text{ V}$ , $I_{OH} = -0.4 \text{ mA}$ | 2.4    | 3.4   |      | 2.4    | 3.4   |      | V    |
| $V_{OL}$  | $V_{CC} = \text{MIN}$ , $V_{IH} = 2 \text{ V}$ , $I_{OL} = 16 \text{ mA}$     |        | 0.2   | 0.4  |        | 0.2   | 0.4  | V    |
| $I_I$     | $V_{CC} = \text{MAX}$ , $V_I = 5.5 \text{ V}$                                 |        |       | 1    |        |       | 1    | mA   |
| $I_{IH}$  | $V_{CC} = \text{MAX}$ , $V_I = 2.4 \text{ V}$                                 |        |       | 40   |        |       | 40   | µA   |
| $I_{IL}$  | $V_{CC} = \text{MAX}$ , $V_I = 0.4 \text{ V}$                                 |        |       | -1.6 |        |       | -1.6 | mA   |
| $I_{OS}¶$ | $V_{CC} = \text{MAX}$                                                         | -20    |       | -55  | -18    |       | -55  | mA   |
| $I_{CCH}$ | $V_{CC} = \text{MAX}$ , $V_I = 0 \text{ V}$                                   |        | 4     | 8    |        | 4     | 8    | mA   |
| $I_{CCL}$ | $V_{CC} = \text{MAX}$ , $V_I = 4.5 \text{ V}$                                 |        | 12    | 22   |        | 12    | 22   | mA   |

‡ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

\$ All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^\circ\text{C}$ .

¶ Not more than one output should be shorted at a time.



**SN5400, SN54LS00, SN54S00  
SN7400, SN74LS00, SN74S00  
QUADRUPLE 2-INPUT POSITIVE-NAND GATES**

SDLS025B – DECEMBER 1983 – REVISED OCTOBER 2003

**switching characteristics,  $V_{CC} = 5$  V,  $T_A = 25^\circ\text{C}$  (see Figure 1)**

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                            | SN5400<br>SN7400 |     |     | UNIT |
|-----------|-----------------|----------------|--------------------------------------------|------------------|-----|-----|------|
|           |                 |                |                                            | MIN              | TYP | MAX |      |
| $t_{PLH}$ | A or B          | Y              | $R_L = 400 \Omega$ , $C_L = 15 \text{ pF}$ | 11               | 22  |     | ns   |
|           |                 |                |                                            | 7                | 15  |     |      |

**recommended operating conditions (see Note 4)**

|          |                                |  | SN54LS00 | SN74LS00 |     |      | UNIT             |
|----------|--------------------------------|--|----------|----------|-----|------|------------------|
|          |                                |  | MIN      | NOM      | MAX | MIN  |                  |
| $V_{CC}$ | Supply voltage                 |  | 4.5      | 5        | 5.5 | 4.75 | V                |
| $V_{IH}$ | High-level input voltage       |  | 2        |          |     | 2    | V                |
| $V_{IL}$ | Low-level input voltage        |  |          | 0.7      |     | 0.8  | V                |
| $I_{OH}$ | High-level output current      |  |          | -0.4     |     | -0.4 | mA               |
| $I_{OL}$ | Low-level output current       |  |          | 4        |     | 8    | mA               |
| $T_A$    | Operating free-air temperature |  | -55      | 125      | 0   | 70   | $^\circ\text{C}$ |

NOTE 4: All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER  | TEST CONDITIONS <sup>†</sup>                                               | SN54LS00                |                  |      | SN74LS00 |                  |      | UNIT          |
|------------|----------------------------------------------------------------------------|-------------------------|------------------|------|----------|------------------|------|---------------|
|            |                                                                            | MIN                     | TYP <sup>‡</sup> | MAX  | MIN      | TYP <sup>‡</sup> | MAX  |               |
| $V_{IK}$   | $V_{CC} = \text{MIN}$ , $I_I = -18 \text{ mA}$                             |                         |                  | -1.5 |          |                  | -1.5 | V             |
| $V_{OH}$   | $V_{CC} = \text{MIN}$ , $V_{IL} = \text{MAX}$ , $I_{OH} = -0.4 \text{ mA}$ | 2.5                     | 3.4              |      | 2.7      | 3.4              |      | V             |
| $V_{OL}$   | $V_{CC} = \text{MIN}$ , $V_{IH} = 2 \text{ V}$                             | $I_{OL} = 4 \text{ mA}$ | 0.25             | 0.4  | 0.25     | 0.4              |      | V             |
|            |                                                                            | $I_{OL} = 8 \text{ mA}$ |                  |      | 0.35     | 0.5              |      |               |
| $I_I$      | $V_{CC} = \text{MAX}$ , $V_I = 7 \text{ V}$                                |                         | 0.1              |      | 0.1      |                  | 0.1  | mA            |
| $I_{IH}$   | $V_{CC} = \text{MAX}$ , $V_I = 2.7 \text{ V}$                              |                         | 20               |      | 20       |                  | 20   | $\mu\text{A}$ |
| $I_{IL}$   | $V_{CC} = \text{MAX}$ , $V_I = 0.4 \text{ V}$                              |                         | -0.4             |      | -0.4     |                  | -0.4 | mA            |
| $I_{OS}^§$ | $V_{CC} = \text{MAX}$                                                      | -20                     | -100             | -20  | -100     | -20              | -100 | mA            |
| $I_{CCH}$  | $V_{CC} = \text{MAX}$ , $V_I = 0 \text{ V}$                                | 0.8                     | 1.6              | 0.8  | 1.6      | 0.8              | 1.6  | mA            |
| $I_{CCL}$  | $V_{CC} = \text{MAX}$ , $V_I = 4.5 \text{ V}$                              | 2.4                     | 4.4              | 2.4  | 4.4      | 2.4              | 4.4  | mA            |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at  $V_{CC} = 5$  V,  $T_A = 25^\circ\text{C}$ .

<sup>§</sup> Not more than one output should be shorted at a time.

**switching characteristics,  $V_{CC} = 5$  V,  $T_A = 25^\circ\text{C}$  (see Figure 1)**

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                   | SN54LS00<br>SN74LS00 |     |     | UNIT |
|-----------|-----------------|----------------|---------------------------------------------------|----------------------|-----|-----|------|
|           |                 |                |                                                   | MIN                  | TYP | MAX |      |
| $t_{PLH}$ | A or B          | Y              | $R_L = 2 \text{ k}\Omega$ , $C_L = 15 \text{ pF}$ | 9                    | 15  |     | ns   |
|           |                 |                |                                                   | 10                   | 15  |     |      |

**SN5400, SN54LS00, SN54S00****SN7400, SN74LS00, SN74S00****QUADRUPLE 2-INPUT POSITIVE-NAND GATES**

SDLS025B – DECEMBER 1983 – REVISED OCTOBER 2003

**recommended operating conditions (see Note 5)**

|                 |                                | SN54S00 |     |     | SN74S00 |     |      | UNIT |
|-----------------|--------------------------------|---------|-----|-----|---------|-----|------|------|
|                 |                                | MIN     | NOM | MAX | MIN     | NOM | MAX  |      |
| V <sub>CC</sub> | Supply voltage                 | 4.5     | 5   | 5.5 | 4.75    | 5   | 5.25 | V    |
| V <sub>IH</sub> | High-level input voltage       | 2       |     |     | 2       |     |      | V    |
| V <sub>IL</sub> | Low-level input voltage        |         |     | 0.8 |         |     | 0.8  | V    |
| I <sub>OH</sub> | High-level output current      |         |     | -1  |         |     | -1   | mA   |
| I <sub>OL</sub> | Low-level output current       |         |     | 20  |         |     | 20   | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55     |     | 125 | 0       |     | 70   | °C   |

NOTE 5: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

**electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)**

| PARAMETER                    | TEST CONDITIONS <sup>†</sup>                                            | SN54S00 |                  |      | SN74S00 |                  |      | UNIT |
|------------------------------|-------------------------------------------------------------------------|---------|------------------|------|---------|------------------|------|------|
|                              |                                                                         | MIN     | TYP <sup>‡</sup> | MAX  | MIN     | TYP <sup>‡</sup> | MAX  |      |
| V <sub>IK</sub>              | V <sub>CC</sub> = MIN, I <sub>I</sub> = -18 mA                          |         |                  | -1.2 |         |                  | -1.2 | V    |
| V <sub>OH</sub>              | V <sub>CC</sub> = MIN, V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = -1 mA | 2.5     | 3.4              |      | 2.7     | 3.4              |      | V    |
| V <sub>OL</sub>              | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V, I <sub>OL</sub> = 20 mA   |         |                  | 0.5  |         |                  | 0.5  | V    |
| I <sub>I</sub>               | V <sub>CC</sub> = MAX, V <sub>I</sub> = 5.5 V                           |         |                  | 1    |         |                  | 1    | mA   |
| I <sub>IH</sub>              | V <sub>CC</sub> = MAX, V <sub>I</sub> = 2.7 V                           |         |                  | 50   |         |                  | 50   | µA   |
| I <sub>IL</sub>              | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.5V                            |         |                  | -2   |         |                  | -2   | mA   |
| I <sub>OS</sub> <sup>§</sup> | V <sub>CC</sub> = MAX                                                   | -40     |                  | -100 | -40     |                  | -100 | mA   |
| I <sub>CCH</sub>             | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0 V                             |         | 10               | 16   | 10      | 16               |      | mA   |
| I <sub>CCL</sub>             | V <sub>CC</sub> = MAX, V <sub>I</sub> = 4.5 V                           |         | 20               | 36   | 20      | 36               |      | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

<sup>§</sup> Not more than one output should be shorted at a time.

**switching characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C (see Figure 1)**

| PARAMETER        | FROM (INPUT) | TO (OUTPUT) | TEST CONDITIONS                                | SN54S00<br>SN74S00 |     |     | UNIT |
|------------------|--------------|-------------|------------------------------------------------|--------------------|-----|-----|------|
|                  |              |             |                                                | MIN                | TYP | MAX |      |
| t <sub>PLH</sub> | A or B       | Y           | R <sub>L</sub> = 280 Ω, C <sub>L</sub> = 15 pF | 3                  | 4.5 |     | ns   |
| t <sub>PHL</sub> |              |             |                                                | 3                  | 5   |     |      |
| t <sub>PLH</sub> | A or B       | Y           | R <sub>L</sub> = 280 Ω, C <sub>L</sub> = 50 pF | 4.5                |     |     | ns   |
| t <sub>PHL</sub> |              |             |                                                | 5                  |     |     |      |

**PARAMETER MEASUREMENT INFORMATION**  
**SERIES 54/74 DEVICES**



NOTES: A.  $C_L$  includes probe and jig capacitance.  
 B. All diodes are 1N3064 or equivalent.  
 C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.  
 D. S1 and S2 are closed for  $t_{PLH}$ ,  $t_{PHL}$ ,  $t_{PZH}$ , and  $t_{PLZ}$ ; S1 is open and S2 is closed for  $t_{PZL}$ ; S1 is closed and S2 is open for  $t_{PLZ}$ .  
 E. All input pulses are supplied by generators having the following characteristics: PRR  $\leq 1$  MHz,  $Z_O \approx 50 \Omega$ ;  $t_r$  and  $t_f \leq 7$  ns for Series 54/74 devices and  $t_r$  and  $t_f \leq 2.5$  ns for Series 54S/74S devices.  
 F. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms

J (R-GDIP-T\*\*)

14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



| PINS **<br>DIM | 14                     | 16                     | 18                     | 20                     |
|----------------|------------------------|------------------------|------------------------|------------------------|
| A              | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC | 0.300<br>(7,62)<br>BSC |
| B MAX          | 0.785<br>(19,94)       | .840<br>(21,34)        | 0.960<br>(24,38)       | 1.060<br>(26,92)       |
| B MIN          | —                      | —                      | —                      | —                      |
| C MAX          | 0.300<br>(7,62)        | 0.300<br>(7,62)        | 0.310<br>(7,87)        | 0.300<br>(7,62)        |
| C MIN          | 0.245<br>(6,22)        | 0.245<br>(6,22)        | 0.220<br>(5,59)        | 0.245<br>(6,22)        |



4040083/F 03/03

NOTES: A. All linear dimensions are in inches (millimeters).  
B. This drawing is subject to change without notice.  
C. This package is hermetically sealed with a ceramic lid using glass frit.  
D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.  
E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

W (R-GDFP-F14)

CERAMIC DUAL FLATPACK



NOTES: A. All linear dimensions are in inches (millimeters).  
 B. This drawing is subject to change without notice.  
 C. This package can be hermetically sealed with a ceramic lid using glass frit.  
 D. Index point is provided on cap for terminal identification only.  
 E. Falls within MIL STD 1835 GDFP1-F14 and JEDEC MO-092AB

## FK (S-CQCC-N\*\*)

## LEADLESS CERAMIC CHIP CARRIER

## 28 TERMINAL SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals are gold plated.
- E. Falls within JEDEC MS-004

## N (R-PDIP-T\*\*)

16 PINS SHOWN

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).

D. The 20 pin end lead shoulder width is a vendor option, either half or full width.

## D (R-PDSO-G14)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- Falls within JEDEC MS-012 variation AB.

---

## MECHANICAL DATA

PS (R-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

## MECHANICAL DATA

**NS (R-PDSO-G\*\*)**

## PLASTIC SMALL-OUTLINE PACKAGE

**14-PINS SHOWN**



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.  
 B. This drawing is subject to change without notice.  
 C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.  
 D. Falls within JEDEC MO-150

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| <b>Products</b>  |                        | <b>Applications</b> |                                                                          |
|------------------|------------------------|---------------------|--------------------------------------------------------------------------|
| Amplifiers       | amplifier.ti.com       | Audio               | <a href="http://www.ti.com/audio">www.ti.com/audio</a>                   |
| Data Converters  | dataconverter.ti.com   | Automotive          | <a href="http://www.ti.com/automotive">www.ti.com/automotive</a>         |
| DSP              | dsp.ti.com             | Broadband           | <a href="http://www.ti.com/broadband">www.ti.com/broadband</a>           |
| Interface        | interface.ti.com       | Digital Control     | <a href="http://www.ti.com/digitalcontrol">www.ti.com/digitalcontrol</a> |
| Logic            | logic.ti.com           | Military            | <a href="http://www.ti.com/military">www.ti.com/military</a>             |
| Power Mgmt       | power.ti.com           | Optical Networking  | <a href="http://www.ti.com/opticalnetwork">www.ti.com/opticalnetwork</a> |
| Microcontrollers | microcontroller.ti.com | Security            | <a href="http://www.ti.com/security">www.ti.com/security</a>             |
|                  |                        | Telephony           | <a href="http://www.ti.com/telephony">www.ti.com/telephony</a>           |
|                  |                        | Video & Imaging     | <a href="http://www.ti.com/video">www.ti.com/video</a>                   |
|                  |                        | Wireless            | <a href="http://www.ti.com/wireless">www.ti.com/wireless</a>             |

Mailing Address: Texas Instruments  
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated