

## STW56NM60ND

## N-channel 600 V, 0.047 Ωtyp., 50 A FDmesh<sup>TM</sup> II Power MOSFET in TO-247 package

Datasheet — preliminary data

#### **Features**

| Order code  | V <sub>DSS</sub> @<br>T <sub>JMAX</sub> | R <sub>DS(on)</sub><br>max | I <sub>D</sub> |
|-------------|-----------------------------------------|----------------------------|----------------|
| STW56NM60ND | 650 V                                   | < 0.06 Ω                   | 50 A           |

- The worldwide best R<sub>DS(on)</sub> \* area amongst the fast recovery diode devices
- 100% avalanche tested
- Low input capacitance and gate charge
- Low gate input resistance
- Extremely high dv/dt and avalanche capabilities



### **Applications**

Switching applications

### Description

This FDmesh™ II Power MOSFET with intrinsic fast-recovery body diode is produced using the second generation of MDmesh™ technology. Utilizing a new strip-layout vertical structure, this revolutionary device features extremely low onresistance and superior switching performance. It is ideal for bridge topologies and ZVS phase-shift converters.

Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code  | Marking  | Package | Packaging |  |
|-------------|----------|---------|-----------|--|
| STW56NM60ND | 56NM60ND | TO-247  | Tube      |  |

Contents STW56NM60ND

#### **Contents**

| 1   | Electrical ratings 3         |
|-----|------------------------------|
| 2   | Electrical characteristics 4 |
| 3   | Test circuits 6              |
| 4   | Package mechanical data 7    |
| 5   | Revision history             |
|     | Electrical ratings           |
| 000 |                              |

2/11 Doc ID 023447 Rev 1

STW56NM60ND Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                         | Parameter                                                                                                               | Value       | Unit |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------|------|
| V <sub>DS</sub>                | Drain-source voltage                                                                                                    | 600         | V    |
| V <sub>GS</sub>                | Gate-source voltage                                                                                                     | ± 25        | ٧    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 25 °C                                                                    | 50          | Α    |
| I <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C                                                                   | 32          | Α    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                                                                                  | 200         | Α    |
| P <sub>TOT</sub>               | Total dissipation at T <sub>C</sub> = 25 °C                                                                             | 390         | W    |
| I <sub>AR</sub>                | Avalanche current, repetitive or not-<br>repetitive (pulse width limited by Tj max)                                     | 10          | Α    |
| E <sub>AS</sub>                | Single pulse avalanche energy (starting T <sub>J</sub> =25 °C, I <sub>D</sub> =I <sub>AS</sub> , V <sub>DD</sub> =50 V) | TBD         | mJ   |
| dv/dt (2)                      | Peak diode recovery voltage slope                                                                                       | 40          | V/ns |
| T <sub>stg</sub>               | Storage temperature                                                                                                     | - 55 to 150 | °C   |
| T <sub>j</sub>                 | Max. operating junction temperature                                                                                     | 150         | °C   |

<sup>1.</sup> Pulse width limited by safe operating area

Table 3. Thermal data

|        | Symbol                | Parameter                                      | Value | Unit |
|--------|-----------------------|------------------------------------------------|-------|------|
|        | R <sub>thj-case</sub> | Thermal resistance junction-case max           | 0.32  | °C/W |
|        | R <sub>thj-amb</sub>  | Thermal resistance junction-ambient max        | 50    | °C/W |
|        | Ø                     | Maximum lead temperature for soldering purpose | 300   | °C   |
| Obsole |                       |                                                |       |      |

<sup>2.</sup>  $I_{SD} \leq 50 \text{ A}$ , di/dt  $\leq 400 \text{ A/}\mu\text{s}$ ,  $V_{DS}$  peak  $\leq V_{(BR)DSS}$ ,  $V_{DD} = 80\% V_{(BR)DSS}$ .

**Electrical characteristics** STW56NM60ND

#### 2 **Electrical characteristics**

(T<sub>CASE</sub> = 25 °C unless otherwise specified)

Table 4. On/off states

| Symbol               | Parameter                                                  | Test conditions                                                             | Min. | Тур.  | Max.     | Unit                     |
|----------------------|------------------------------------------------------------|-----------------------------------------------------------------------------|------|-------|----------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage<br>(V <sub>GS</sub> = 0) | I <sub>D</sub> = 1 mA,                                                      | 600  |       |          | V                        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0)   | V <sub>DS</sub> = 600 V<br>V <sub>DS</sub> = 600 V, T <sub>C</sub> = 125 °C |      |       | 1<br>150 | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate-body leakage current (V <sub>DS</sub> = 0)            | V <sub>GS</sub> = ± 25 V                                                    | 2    | UC    | ±150     | nA                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                     | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                        | 3    | 4     | 5        | V                        |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance                          | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 25 A                               |      | 0.047 | 0.06     | Ω                        |
| Table 5.             | Dynamic                                                    | usolete                                                                     |      |       |          |                          |
| Symbol               | Parameter                                                  | Test conditions                                                             | Min. | Тур.  | Max.     | Unit                     |

Table 5. **Dynamic** 

|     | Symbol                                                   | Parameter                                                             | Test conditions                                                     | Min.    | Тур.                | Max.                | Unit           |
|-----|----------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------------------------|---------|---------------------|---------------------|----------------|
|     | C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance     | $V_{DS} = 50 \text{ V, f} = 1 \text{ MHz,}$<br>$V_{GS} = 0$         | -       | 5000<br>245<br>10   | -                   | pF<br>pF<br>pF |
|     | C <sub>oss eq.</sub> (1)                                 | Output capacitance                                                    | $V_{GS} = 0$ , $V_{DS} = 0$ to 480 V                                | -       | TBD                 | -                   | pF             |
|     | Rg                                                       | Gate input resistance                                                 | f=1 MHz Gate DC Bias = 0<br>Test signal level = 20 mV<br>Open drain | -       | 1.7                 | -                   | Ω              |
| 7/6 | $Q_g$                                                    | Total gate charge                                                     | V <sub>DD</sub> = 200 V, I <sub>D</sub> = 25 A,                     |         | TBD                 |                     | nC             |
| SO. | $Q_{gs}$                                                 | Gate-source charge                                                    | $V_{GS} = 10 \text{ V},$                                            | -       | TBD                 | -                   | nC             |
| Q   | $Q_{gd}$                                                 | Gate-drain charge                                                     | (see Figure 3)                                                      |         | TBD                 |                     | nC             |
| *   | 1. C <sub>oss eq.</sub> is increases                     | s defined as a constant equivalent<br>s from 0 to 80% V <sub>DS</sub> | capacitance giving the same chargi                                  | ng time | as C <sub>oss</sub> | when V <sub>[</sub> | DS             |

<sup>1.</sup>  $C_{oss\ eq.}$  is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DS}$ 

Table 6. Switching times

| Symbol                                                                                                    | Parameter                                                            | Test conditions                                                                              | Min. | Тур.                     | Max. | Unit                 |
|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|--------------------------|------|----------------------|
| $\begin{array}{c} t_{\text{d(v)}} \\ t_{\text{r(v)}} \\ t_{\text{f(i)}} \\ t_{\text{c(off)}} \end{array}$ | Voltage delay time Voltage rise time Current fall time Crossing time | $V_{DD}$ = 325 V, $I_{D}$ = 25 A<br>$R_{G}$ = 4.7 $\Omega$ $V_{GS}$ = 10 V<br>(see Figure 2) | -    | TBD<br>TBD<br>TBD<br>TBD | -    | ns<br>ns<br>ns<br>ns |

Table 7. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                       | Min | Тур.              | Max       | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-------------------|-----------|---------------|
| I <sub>SD</sub>                                        | Source-drain current<br>Source-drain current (pulsed)                  |                                                                                       | -   | . \C              | 50<br>200 | A<br>A        |
| V <sub>SD</sub> (2)                                    | Forward on voltage                                                     | I <sub>SD</sub> = 50 A, V <sub>GS</sub> = 0                                           | -6  |                   | 1.5       | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ = 50 A, di/dt = 100 A/µs<br>$V_{DD}$ = 60 V<br>(see Figure 4)                | 0   | TBD<br>TBD<br>TBD |           | ns<br>μC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD}$ = 50A, di/dt = 100 A/µs<br>$V_{DD}$ = 60 V, $T_j$ = 150 °C<br>(see Figure 4) | 1   | TBD<br>TBD<br>TBD |           | ns<br>μC<br>A |

Pulse width limited by safe operating area

<sup>2.</sup> Pulsed: pulse duration = 300 μs, duty cycle 1.5%

Test circuits STW56NM60ND

## 3 Test circuits

Figure 2. Switching times test circuit for resistive load

Figure 3. Gate charge test circuit



Figure 4. Test circuit for inductive load switching and diode recovery times

Figure 5. Unclamped inductive load test circuit



Figure 6. Unclamped inductive waveform

Figure 7. Switching time waveform



6/11 Doc ID 023447 Rev 1

## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark.

Obsolete Product(s). Obsolete Product(s)

Table 8. TO-247 mechanical data

|        | Dim.   |        | mm    |       |
|--------|--------|--------|-------|-------|
| '      | Jiiii. | Min.   | Тур.  | Max.  |
|        | Α      | 4.85   |       | 5.15  |
|        | A1     | 2.20   |       | 2.60  |
|        | b      | 1.0    |       | 1.40  |
|        | b1     | 2.0    |       | 2.40  |
|        | b2     | 3.0    |       | 3.40  |
|        | С      | 0.40   |       | 0.80  |
|        | D      | 19.85  |       | 20.15 |
|        | E      | 15.45  |       | 15.75 |
|        | е      |        | 5.45  | 100,  |
|        | L      | 14.20  | 0     | 14.80 |
|        | L1     | 3.70   | 40,   | 4.30  |
|        | L2     |        | 18.50 |       |
|        | ØP     | 3.55   | 60,   | 3.65  |
|        | ØR     | 4.50   | 102   | 5.50  |
|        | S      |        | 5.50  |       |
| ,      | 010    | ducite |       |       |
| solete |        |        |       |       |
|        |        |        |       |       |

Figure 8. TO-247 drawing



Revision history STW56NM60ND

## 5 Revision history

Table 9. Document revision history

| Date        | Revision | Changes       |
|-------------|----------|---------------|
| 13-Jul-2012 | 1        | First release |



#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

47/