### SY88347DL



# 3.3V, 3.2Gbps PECL Limiting Post Amplifier with High-Gain TTL Loss-of-Signal

#### **General Description**

The SY88347DL low-power limiting post amplifier is designed for use in fiber-optic receivers. The device connects to typical transimpedance amplifiers (TIAs). The linear signal output, from TIAs, can contain significant amounts of noise and may vary in amplitude over time. The SY88347DL quantizes these signals and outputs PECL-level waveforms.

The SY88347DL operates from a single +3.3V power supply, over temperatures ranging from –40°C to +85°C. With its wide bandwidth and high gain, signals with data rates up to 3.2Gbps, and as small as 5mV<sub>PP</sub>, can be amplified to drive devices with PECL inputs.

The SY88347DL generates a high-gain loss-of-signal (LOS) open-collector TTL output. The LOS function has a high-gain input stage for increased sensitivity. A programmable loss-of-signal level set pin (LOS<sub>LVL</sub>) sets the sensitivity of the input amplitude detection. LOS asserts high if the input amplitude falls below the threshold sets by LOS<sub>LVL</sub> and de-asserts low otherwise. The enable bar input (/EN) de-asserts the true output signal without removing the input signal. The LOS output can be fed back to the /EN input to maintain output stability under a loss-of-signal condition. Typically, 3.3dB LOS hysteresis is provided to prevent chattering.

Datasheet and support documentation can be found on Micrel's web site at: www.micrel.com.

#### **Features**

- Single 3.3V power supply
- 155Mbps to 3.2Gbps operation
- · Low-noise PECL data outputs
- · High-gain LOS output
- Chatter-free Open-Collector TTL Loss-of-Signal (LOS) output
- TTL /EN input
- Programmable LOS level set (LOS<sub>LVL</sub>)
- Ideal for multi-rate applications
- Available in a tiny 10-pin EPAD-MSOP

#### **Applications**

- APON, BPON, EPON, GEPON, and GPON
- Gigabit Ethernet
- 1X and 2X Fibre Channel
- SONET/SDH:OC-3/12/24/48 STM 1/4/8/16
- · High-gain line driver and line receiver

#### **Markets**

- FTTP
- Optical transceivers
- Datacom/Telecom
- Low-gain TIA interface
- Long reach FOM

MLF and MicroLeadFrame are registered trademarks of Amkor Technology.

### **Typical Application**



### **Pin Configuration**



10-Pin EPAD-MSOP (K10-2)

### **Ordering Information**

| Part Number                  | Package<br>Type | Operating<br>Range | Package Marking                      | Lead<br>Finish |  |
|------------------------------|-----------------|--------------------|--------------------------------------|----------------|--|
| SY88347DLEY                  | K10-2           | Industrial         | 347D with Pb-Free bar line indicator | Matte-Sn       |  |
| SY88347DLEYTR <sup>(1)</sup> | K10-2           | Industrial         | 347D with Pb-Free bar line indicator | Matte-Sn       |  |

#### Note:

1. Tape and Reel.

# **Pin Description**

| Pin Number<br>MSOP | Pin Name               | Туре                         | Pin Functioon                                                                                                                                                                            |
|--------------------|------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                  | /EN                    | TTL Input: Default is HIGH.  | /Enable: This input enables the outputs when it is LOW. Note that this input is internally connected to a $25k\Omega$ pullup resistor and will default to logic HIGH state if left open. |
| 2                  | DIN                    | Data Input                   | True data input.                                                                                                                                                                         |
| 3                  | /DIN                   | Data Input                   | Complementary data input.                                                                                                                                                                |
| 4                  | VREF                   |                              | Reference Voltage: Bypass with $0.1\mu F$ low ESR capacitor from VREF to $V_{CC}$ to stabilize LOS <sub>LVL</sub> and $V_{REF}$ .                                                        |
| 5                  | LOSLVL                 | Input                        | Loss-of-Signal Level Set: a resistor from this pin to V <sub>CC</sub> sets the threshold for the data input amplitude at which LOS will be asserted.                                     |
| 6                  | GND,<br>Exposed<br>Pad | Ground                       | Device ground. GND and Exposed pad are to be tied to the same ground plane.                                                                                                              |
| 7                  | LOS                    | Open-collector<br>TTL output | Loss-of-Signal: asserts high when the data input amplitude falls below the threshold set by LOS <sub>LVL</sub> .                                                                         |
| 8                  | /DOUT                  | PECL Output                  | Complementary data output.                                                                                                                                                               |
| 9                  | DOUT                   | PECL Output                  | True data output.                                                                                                                                                                        |
| 10                 | VCC                    | Power Supply                 | Positive power supply.                                                                                                                                                                   |

# **Absolute Maximum Ratings**(1)

| Supply Voltage (VCC)                |                       |
|-------------------------------------|-----------------------|
| Output Current (I <sub>OUT</sub> )  |                       |
| Continuous                          | <u>+</u> 50mA         |
| Surge                               | <u>+</u> 100mA        |
| /EN Voltage                         | 0 to V <sub>CC</sub>  |
| V <sub>REF</sub> Current            | 800μA to +500μA       |
| LOS <sub>LVL</sub> Voltage          | $V_{REF}$ to $V_{CC}$ |
| Lead Temperature (soldering, 20sec. | .)260°C               |

| Storage Temperature (T <sub>s</sub> )  Operating Ratings <sup>(2)</sup> | 65°C to +150°C |
|-------------------------------------------------------------------------|----------------|
| Supply Voltage (V <sub>CC</sub> )                                       | 40°C to +85°C  |
| θ <sub>JA</sub> (Still-Air)<br>Ψ <sub>JB</sub>                          |                |

#### **DC Electrical Characteristics**

 $V_{CC}$  = 3.0V to 3.6V;  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V;  $T_A$  = -40°C to +85°C; typical values at  $V_{CC}$  = 3.3V,  $T_A$  = 25°C.

| Symbol              | Parameter                  | Condition      | Min                    | Тур                    | Max                    | Units |
|---------------------|----------------------------|----------------|------------------------|------------------------|------------------------|-------|
| Icc                 | Power Supply Current       | No output load |                        | 40                     | 60                     | mA    |
| V <sub>LOSLVL</sub> | LOS <sub>LVL</sub> Voltage |                | $V_{REF}$              |                        | V <sub>CC</sub>        | V     |
| V <sub>OH</sub>     | PECL Output HIGH Voltage   |                | V <sub>CC</sub> -1.085 | V <sub>CC</sub> -0.955 | V <sub>CC</sub> -0.880 | V     |
| V <sub>OL</sub>     | PECL Output LOW Voltage    |                | V <sub>CC</sub> -1.880 | V <sub>CC</sub> -1.705 | V <sub>CC</sub> -1.555 | V     |
| V <sub>OFFSET</sub> | Differential Output Offset |                |                        |                        | <u>+</u> 120           | mV    |
| V <sub>REF</sub>    | Reference Voltage          |                | V <sub>CC</sub> -1.48  | V <sub>CC</sub> -1.32  | V <sub>CC</sub> -1.16  | V     |
| VIHCMR              | Input Common Mode Range    |                | GND+2.0                |                        | Vcc                    | V     |

#### **TTL DC Electrical Characteristics**

 $V_{CC}$  = 3.0V to 3.6V;  $T_A$  = -40°C to +85°C.

| Symbol          | Parameter              | Condition              | Min  | Тур | Max | Units |
|-----------------|------------------------|------------------------|------|-----|-----|-------|
| V <sub>IH</sub> | /EN Input HIGH Voltage |                        | 2.0  |     |     | V     |
| V <sub>IL</sub> | /EN Input LOW Voltage  |                        |      |     | 0.8 | V     |
| I <sub>IH</sub> | /EN Input HIGH Current | V <sub>IN</sub> = 2.7V |      |     | 20  | μΑ    |
|                 |                        | $V_{IN} = V_{CC}$      |      |     | 100 | μΑ    |
| I <sub>IL</sub> | /EN Input LOW Current  | V <sub>IN</sub> = 0.5V | -300 |     |     | μΑ    |
| I <sub>OH</sub> | LOS Output Leakage     | V <sub>OH</sub> = 3.6V |      |     | 100 | uA    |
| V <sub>OL</sub> | LOS Output LOW Level   | I <sub>OL</sub> = +2mA |      |     | 0.5 | V     |

#### Notes:

- Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not
  implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions
  for extended periods may affect device reliability.
- 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Thermal performance assumes the use of a 4-layer PCB. Exposed pad must be soldered (or equivalent) to the device's most negative potential on the PCB.

#### **AC Electrical Characteristics**

 $V_{CC}$  = 3.0V to 3.6V;  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V;  $T_A$  = -40°C to +85°C; typical values at  $V_{CC}$  = 3.3V,  $T_A$  = +25°C.

| Symbol                          | Parameter                             | Condition                                       | Min | Тур  | Max  | Units             |
|---------------------------------|---------------------------------------|-------------------------------------------------|-----|------|------|-------------------|
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time<br>(20% to 80%) | Note 4                                          |     |      | 150  | ps                |
| t <sub>JITTER</sub>             | Deterministic                         | Note 5                                          |     | 15   |      | ps <sub>PP</sub>  |
|                                 | Random                                | Note 6                                          |     | 5    |      | ps <sub>RMS</sub> |
| V <sub>ID</sub>                 | Differential Input Voltage Swing      | Figure 1                                        | 5   |      | 1800 | $mV_{PP}$         |
| $V_{\text{OD}}$                 | Differential Output Voltage Swing     | V <sub>ID</sub> ≥ 12mV <sub>PP</sub> , Figure 1 |     | 1500 |      | $mV_{PP}$         |
| T <sub>OFF</sub>                | LOS Release Time                      |                                                 |     | 2    | 10   | μs                |
| T <sub>ON</sub>                 | LOS Assert Time                       |                                                 |     | 2    | 10   | μs                |
| LOS <sub>AL</sub>               | Low LOS Assert Level                  | $R_{LOSLVL}$ = 15k $\Omega$ , Note 8            |     | 2.3  |      | $mV_{PP}$         |
| LOS <sub>DL</sub>               | Low LOS De-assert Level               | $R_{LOSLVL}$ = 15k $\Omega$ , Note 8            |     | 4.0  |      | $mV_{PP}$         |
| HYSL                            | Low LOS Hysteresis                    | $R_{LOSLVL}$ = 15k $\Omega$ , Note 7            |     | 4.8  |      | dB                |
| LOS <sub>AM</sub>               | Medium LOS Assert Level               | $R_{LOSLVL}$ = 5k $\Omega$ , Note 8             | 2   | 4.8  |      | $mV_{PP}$         |
| LOS <sub>DM</sub>               | Medium LOS De-assert Level            | $R_{LOSLVL}$ = 5k $\Omega$ , Note 8             |     | 7    | 9    | $mV_{PP}$         |
| HYS <sub>M</sub>                | Medium LOS Hysteresis                 | $R_{LOSLVL}$ = 5k $\Omega$ , Note 7             | 2   | 3.3  | 4.5  | dB                |
| LOS <sub>AH</sub>               | High LOS Assert Level                 | $R_{LOSLVL}$ = 100 $\Omega$ , Note 8            | 10  | 13.2 |      | $mV_{PP}$         |
| LOS <sub>DH</sub>               | High LOS De-assert Level              | R <sub>LOSLVL</sub> = 100Ω, Note 8              |     | 19.5 | 23   | $mV_{PP}$         |
| HYS <sub>H</sub>                | High LOS Hysteresis                   | $R_{LOSLVL}$ = 100 $\Omega$ , Note 7            | 2   | 3.4  | 4.5  | dB                |
| B <sub>-3dB</sub>               | 3dB Bandwidth                         |                                                 |     | 2    |      | GHz               |
| A <sub>V(Diff)</sub>            | Differential Voltage Gain             |                                                 |     | 42   |      | dB                |
| S <sub>21</sub>                 | Single-ended Small-Signal Gain        |                                                 | 30  | 36   |      | dB                |

#### Notes:

- 4. Amplifier in limiting mode. Input is a 200MHz, 100mVpp square wave.
- 5. Deterministic jitter measured using 3.2Gbps K28.5 pattern,  $V_{ID}$  = 10m $V_{PP}$ .
- 6. Random jitter measured using 3.2Gbps K28.7 pattern,  $V_{ID}$  = 10m $V_{PP}$ .
- 7. This specification defines electrical hysteresis as 20log (LOS De-assert/LOS Assert). The ratio between optical hysteresis and electrical hysteresis is found to vary between 1.5 and 2, depending upon the level of received optical power and ROSA characteristics. Based upon that ratio, the optical hysteresis corresponding to the electrical hysteresis range 2dB-4.5dB, shown in the AC characteristics table, will be 1dB-3dB Optical Hysteresis.
- 8. See "Typical Operating Characteristics" for a graph showing how to choose a particular R<sub>LOSLVL</sub> for a particular LOS assert and its associated de-assert amplitude.

# **Typical Characteristics**





#### **Functional Block Diagram**



#### **Detailed Description**

The SY88347DL low-power, high-sensitivity limiting post amplifier operates from a single +3.3V power supply, over temperatures from  $-40^{\circ}\text{C}$  to +85°C. Signals with data rates up to 3.2Gbps and as small as 5mV<sub>PP</sub> can be amplified. Figure 1 shows the allowed input voltage swing. The SY88347DL generates a LOS output allowing feedback to /EN for output stability. LOS<sub>LVL</sub> sets the sensitivity of the input amplitude detection.

#### Input Amplifier/Buffer

Figure 2 shows a simplified schematic of the SY88347DL's input stage. The high-sensitivity of the input amplifier allows signals as small as 5mV<sub>PP</sub> to be detected and amplified. The input amplifier also allows input signals as large as 1800mV<sub>PP</sub>. Input signals are linearly amplified with a typical 42dB differential voltage gain. Since it is a limiting amplifier, the SY88347DL outputs typically 1500mV<sub>PP</sub> voltage-limited waveforms for input signals that are greater than 12mV<sub>PP</sub>. Applications requiring the SY88347DL to operate with high-gain should have the upstream TIA placed as close as possible to the SY88347DL's input pins. This ensures the best performance of the device.

#### **Output Buffer**

The SY88347DL's PECL output buffer is designed to drive  $50\Omega$  lines. The output buffer requires appropriate termination for proper operation. An external  $50\Omega$  resistor to  $V_{\text{CC}}$ -2V for each output pin provides this. Figure 3 shows a simplified schematic of the output stage.

#### Loss-of-Signal

The SY88347DL generates a chatter-free LOS open-collector TTL output, as shown in Figure 4. LOS is used to determine that the input amplitude is large enough to be considered a valid input. LOS asserts high if the input amplitude falls below the threshold sets by  $LOS_{LVL}$  and de-asserts low otherwise. LOS can be fed back to the enable bar (/EN) input to maintain output stability under a loss-of-signal condition. /EN de-asserts the true output signal without removing the input signals. Typically, 3.3dB LOS hysteresis is provided to prevent chattering.

#### Loss-of-Signal Level Set

A programmable LOS level set pin (LOS<sub>LVL</sub>) sets the threshold of the input amplitude detection. Connecting an external resistor between  $V_{\text{CC}}$  and LOS<sub>LVL</sub> sets the voltage at LOS<sub>LVL</sub>. This voltage ranges from  $V_{\text{CC}}$  to  $V_{\text{REF}}$ . The external resistor creates a voltage divider between  $V_{\text{CC}}$  and  $V_{\text{REF}}$ , as shown in Figure 5.

#### **Hysteresis**

The SY88347DL typically provides 3.3dB LOS electrical hysteresis. By definition, a power ratio, measured in dB, is 10log (power ratio). Power is calculated as  $V^2_{\text{IN}}/R$  for an electrical signal. Hence, the same ratio can be stated as 20log (voltage ratio). While in linear mode, the electrical voltage input changes linearly with the optical power and therefore, the ratios will change linearly. Thus, the optical hysteresis in dB is half the electrical hysteresis in dB given in the data sheet. Since the SY88347DL is an electrical device, this data sheet refers to hysteresis in electrical terms. With 3.3dB LOS hysteresis, a voltage factor of 1.46 is required to assert or de-assert LOS.



Figure 1.  $V_{\text{IS}}$  and  $V_{\text{ID}}$ 



Figure 2. Input Structure



Figure 3. Output Structure



Figure 4. LOS Output Structure



Figure 5. LOSLVL Setting Circuit

#### **Package Information**



10-Pin EPAD-MSOP (K10-2)

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2006 Micrel, Incorporated.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Micrel:

SY88347DLEY SY88347DLEY-TR