# SY89200U



# Ultra-Precision 1:8 LVDS Fanout Buffer with Three ÷1/÷2/÷4 Clock Divider Output Banks

### **General Description**

The SY89200U is a 2.5V precision, high-speed, integrated clock divider and LVDS fanout buffer capable of handling clocks up to 1.5GHz. Optimized for communications applications, the three independently controlled output banks are phase matched and can be configured for pass through  $(\div 1)$ ,  $\div 2$  or  $\div 4$  divider ratios.

The differential input includes Micrel's unique, 3-pin input termination architecture that allows the user to interface to any differential signal path. The low-skew, low-jitter outputs are LVDS-compatible with extremely fast rise/fall times guaranteed to be less than 150ps.

The EN (enable) input guarantees that the ÷1, ÷2 and ÷4 outputs will start from the same state without any runt pulse after an asynchronous master rest (MR) is asserted. This is accomplished by enabling the outputs after a four-clock delay to allow the counters to synchronize.

The SY89200U is part of Micrel's Precision Edge<sup>®</sup> product family.

Datasheets and support documentation can be found on Micrel's web site at: www.micrel.com.

# **Functional Block Diagram**



 Three low-skew LVDS output banks with programmable ÷1, ÷2 and ÷4 divider options

Precision Edge®



- Guaranteed AC performance over temperature and voltage:
  - Accepts a clock frequency up to 1.5GHz
  - <900ps IN-to-OUT propagation delay</li>
  - <150ps rise/fall time</p>
  - <50ps bank-to-bank phase offset</p>
- · Ultra-low jitter design:

**Features** 

- <1ps<sub>RMS</sub> random jitter
- <10ps<sub>PP</sub> total jitter (clock)
- Patent-pending input termination and VT pin accepts DC- and AC-coupled inputs (CML, PECL, LVDS)
- LVDS-compatible outputs
- CMOS/TTL-compatible output enable (EN) and divider select control
- 2.5V ±5% power supply
- –40°C to +85°C temperature range
- Available in 32-pin (5mm x 5mm) MLF<sup>®</sup> package

### **Applications**

- · All SONET/SD applications
- All Fibre Channel applications
- All Gigabit Ethernet applications

Precision Edge is a registered trademark of Micrel, Inc MLF and MicroLeadFrame are registered trademark of Amkor Technology.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# Ordering Information<sup>(1)</sup>

| Part Number                 | Package<br>Type | Temperature<br>Range | Package Marking                          | Lead Finish       |
|-----------------------------|-----------------|----------------------|------------------------------------------|-------------------|
| SY89200UMI                  | MLF-32          | Industrial           | SY89200U                                 | Sn-Pb             |
| SY89200UMITR <sup>(2)</sup> | MLF-32          | Industrial           | SY89200U                                 | Sn-Pb             |
| SY89200UMG                  | MLF-32          | Industrial           | SY89200U with Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |
| SY89200UMGTR <sup>(2)</sup> | MLF-32          | Industrial           | SY89200U with Pb-Free bar-line indicator | Pb-Free<br>NiPdAu |

#### Note:

- 1. Contact factory for die availability. Dice are guaranteed at TA = 25°C, DC Electricals only.
- 2. Tape and Reel.

# **Pin Configuration**



32-Pin MLF® (MLF-32)

# **Pin Description**

| Pin Number                           | Pin Name                                 | Pin Function                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|--------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 3, 6                                 | IN, /IN                                  | Differential Input: This input pair is the differential signal input to the device. This input accepts AC- or DC-coupled signals as small as 100mV. The input pair internally terminates to a VT pin through $50\Omega$ . Note that these inputs will default to an indetermina state if left open. Please refer to the "Input Interface Applications" section for more deta |  |  |  |
| 2<br>7<br>8                          | DIVSEL1<br>DIVSEL2<br>DIVSEL3            | Single-Ended Inputs: These TTL/CMOS inputs select the device ratio for each of the hree banks of outputs. Note that each of these inputs is internally connected to a $25k\Omega$ bull-up resistor and will default to logic HIGH state if left open. The input-switching hreshold is $V_{\rm CC}/2$ .                                                                       |  |  |  |
| 4                                    | VT                                       | Input Termination Center-Tap: Each side of the differential input pair terminates to the VT pin. The VT pin provides a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details.                                                                                                                   |  |  |  |
| 5                                    | VREF-AC                                  | Reference Voltage: This output biases to $V_{\text{CC}}$ -1.2V. It is used for AC-coupling inputs IN and /IN. For AC-coupled applications, connect VREF-AC directly to the VT pin. Bypass with 0.01 $\mu$ F low ESR capacitor to $V_{\text{CC}}$ . Maximum sink/source capability is 0.5mA.                                                                                  |  |  |  |
| 9                                    | EN                                       | Single-Ended Input: This TTL/CMOS input disable and enable the Q0 – Q7 outputs. Thi input is internally connected to a $25k\Omega$ pull-up resistor and will default to logic HIGH state if left open. The input-switching threshold is $V_{CC}/2$ . For the input enable and disable functional description, refer to Figures 2a through 2c.                                |  |  |  |
| 30, 29, 28,<br>27, 26, 25,<br>24, 23 | Q0, /Q0, /Q1,<br>/Q1, Q2, /Q2<br>Q3, /Q3 | Bank 1 LVDS differential output pairs controlled by DIVSEL1: LOW Q0 – Q3 = $\div$ 1 HIGH, Q0 – Q3 = $\div$ 2. Unused output pairs should be terminated with 100 $\Omega$ across the differentipair.                                                                                                                                                                          |  |  |  |
| 16, 15, 14,<br>13, 12, 11            | Q4, /Q4, Q5,<br>/Q5, Q6, /Q6             | Bank 2 LVDS differential output pairs controlled by DIVSEL2: LOW Q4 – Q6 = $\div$ 2 HIGH, Q4 – Q6 = $\div$ 2. Unused output pairs should be terminated with 100 $\Omega$ across the differential pair.                                                                                                                                                                       |  |  |  |
| 18, 17                               | Q7, /Q7                                  | Bank 3 LVDS differential output pairs controlled by DIVSEL3: LOW Q7 = $\div$ 2 HIGH. Q7 = $\div$ 2. Unused output pairs should be terminated with 100 $\Omega$ across the differential pair.                                                                                                                                                                                 |  |  |  |
| 32                                   | /MR                                      | Single-Ended Input: This TTL/CMOS-compatible master reset function asynchronously sets Q0 – Q7 outputs LOW, /Q0 – /Q7 outputs HIGH, and holds them in that state as long as /MR remains LOW. This input is internally connected to a 25k $\Omega$ pull-up resistor and will default to a logic HIGH state if left open. The input-switching threshold is $V_{\rm CC}/2$ .    |  |  |  |
| 10, 19, 22, 31                       | VCC                                      | Positive power supply. Bypass with 0.1µF  0.01µF low ESR capacitors.                                                                                                                                                                                                                                                                                                         |  |  |  |
| 1, 20, 21                            | GND<br>Exposed                           | Ground and exposed pad must be connected to the same GND plane on the board.                                                                                                                                                                                                                                                                                                 |  |  |  |

## **Truth Table**

| /MR <sup>(1)</sup> | EN <sup>(2,3)</sup> | DIVSEL1 | DIVSEL2 | DIVSEL3 | Q0 – Q3 | Q4 – Q6 | Q7 |
|--------------------|---------------------|---------|---------|---------|---------|---------|----|
| 0                  | Х                   | X       | X       | Х       | 0       | 0       | 0  |
| 1                  | 0                   | X       | X       | Х       | 0       | 0       | 0  |
| 1                  | 1                   | 0       | 0       | 0       | ÷1      | ÷2      | ÷2 |
| 1                  | 1                   | 1       | 1       | 1       | ÷2      | ÷4      | ÷4 |

#### Notes:

- 1. /MR asynchronously forces Q0 Q7 LOW (/Q0 /Q7 HIGH).
- 2. EN forces Q0 Q7 LOW between 2 and 6 input clock cycles after the falling edge of EN. Refer to "Timing Diagram" section.
- 3. EN synchronously enables the outputs between two and six input clock cycles after the rising edge of EN. Refer to "Timing Diagram" section.

# Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>CC</sub> )                                   |                         |
|---------------------------------------------------------------------|-------------------------|
| Input Voltage (V <sub>IN</sub> ) Termination Current <sup>(3)</sup> | 0.5V to V <sub>CC</sub> |
| Termination Current <sup>(3)</sup>                                  |                         |
| Source or sink current on V <sub>T</sub>                            | ±100mA                  |
| Output Current <sup>(3)</sup>                                       |                         |
| Source or sink current on IN, /IN                                   | ±50mA                   |
| V <sub>REF-AC</sub> Current <sup>(3)</sup>                          |                         |
| Source or sink current on V <sub>REF-AC</sub>                       | ±2mA                    |
| Lead Temperature (soldering, 20 sec.)                               | +260°C                  |
| Storage Temperature (T <sub>s</sub> )                               | 65°C to +150°C          |

# Operating Ratings<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )                                                  | +2.375V to +2.625\ |
|------------------------------------------------------------------------------------|--------------------|
| Ambient Temperature (T <sub>A</sub> )                                              | 40°C to +85°C      |
| Ambient Temperature (T <sub>A</sub> )<br>Package Thermal Resistance <sup>(4)</sup> |                    |
| $MLF^{\mathbb{B}}\left(\theta_{JA}\right)$                                         |                    |
| Still-Air                                                                          | 35°C/V             |
| $MLF^{	ext{@}}\left(\Psi_{JB} ight)$                                               |                    |
| Junction -to-Board                                                                 | 20°C/V             |

### **DC Electrical Characteristics**

 $T_A = -40$ °C to +85°C, unless otherwise stated.

| Symbol               | Parameter                                                           | Condition                              | Min                  | Тур                  | Max                  | Units |
|----------------------|---------------------------------------------------------------------|----------------------------------------|----------------------|----------------------|----------------------|-------|
| V <sub>CC</sub>      | Power Supply                                                        |                                        | 2.375                | 2.5                  | 2.625                | V     |
| Icc                  | Power Supply Current                                                | No load, max. V <sub>CC</sub> , Note 6 |                      |                      | 350                  | mA    |
| R <sub>DIFF_IN</sub> | Differential Input Resistance (IN-to-/IN)                           |                                        | 80                   | 100                  | 120                  | Ω     |
| R <sub>IN</sub>      | Input Resistance<br>(IN-to-V <sub>T</sub> , /IN-to-V <sub>T</sub> ) |                                        | 40                   | 50                   | 60                   | Ω     |
| V <sub>IH</sub>      | Input High Voltage; (IN, /IN)                                       |                                        | 1.2                  |                      | Vcc                  | V     |
| V <sub>IL</sub>      | Input Low Voltage; (IN, /IN)                                        |                                        | 0                    |                      | V <sub>IH</sub> -0.1 | V     |
| V <sub>IN</sub>      | Input Voltage Swing; (IN, /IN)                                      | See Figure 1a.                         | 100                  |                      | V <sub>CC</sub>      | mV    |
| $V_{DIFF\_IN}$       | Differential Input Voltage Swing   IN - /IN                         | See Figure 1b.                         | 200                  |                      | 2xV <sub>CC</sub>    | mV    |
| V <sub>REF-AC</sub>  | Reference Voltage                                                   |                                        | V <sub>CC</sub> -1.3 | V <sub>CC</sub> -1.2 | V <sub>CC</sub> -1.1 | V     |
| IN-to-V <sub>T</sub> | Voltage from Input to V <sub>T</sub>                                |                                        |                      |                      | 1.8                  | V     |

# LVTTL/CMOS DC Electrical Characteristics<sup>(5)</sup>

 $V_{CC}$  = 2.5V ±5%;  $T_A$  = -40°C to +85°C, unless otherwise stated.

| Symbol          | Parameter          | Condition | Min  | Тур | Max  | Units |
|-----------------|--------------------|-----------|------|-----|------|-------|
| V <sub>IH</sub> | Input HIGH Voltage |           | 2.0  |     |      | V     |
| V <sub>IL</sub> | Input LOW Voltage  |           |      |     | 8.0  | V     |
| I <sub>IH</sub> | Input HIGH Current |           | -125 |     | 30   | μA    |
| I <sub>IL</sub> | Input Low Current  |           |      |     | -300 | μA    |

#### Notes:

- 1. Permanent device damage may occur if ratings in the "Absolute Maximum Ratings" section are exceeded. This is a stress rating only and functional operation is not implied for conditions other than those detailed in the operational sections of this datasheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
- 2. The datasheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Due to the limited drive capability use for input of the same package only.
- Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB. Ψ<sub>JB</sub> uses 4-layer θ<sub>JA</sub> in still-air, unless otherwise stated.
- 5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
- 6. Includes current through internal  $50\Omega$  pull-up.

# LVDS OUTPUT DC Electrical Characteristics<sup>(7)</sup>

 $V_{CC}$  = 2.5V ±5%;  $T_A$  = -40°C to +85°C;  $R_L$  = 100 $\Omega$  across Q and /Q, unless otherwise stated.

| Symbol                | Parameter                                 | Condition | Min         | Тур | Max   | Units |
|-----------------------|-------------------------------------------|-----------|-------------|-----|-------|-------|
| V <sub>OH</sub>       | Output HIGH Voltage; (Q, /Q)              |           |             |     | 1.475 | ٧     |
| V <sub>OL</sub>       | Output LOW Voltage; (Q, /Q)               |           | 0.925       |     |       | ٧     |
| V <sub>OUT</sub>      | Output Voltage Swing; (Q, /Q)             |           | 250         | 350 |       | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing  Q – /Q |           | 500         | 700 |       | mV    |
| V <sub>OCM</sub>      | Output Common Mode Voltage (Q, /Q)        |           | 1.125       |     | 1.275 | V     |
| $\Delta V_{OCM}$      | Change in Common Mode Voltage (Q, /Q)     |           | <b>–</b> 50 |     | +50   | mV    |

# **AC Electrical Characteristics**(8)

 $V_{CC}$  = 2.5V ±5%;  $T_A$  = -40°C to +85°C;  $R_L$  = 100 $\Omega$  across all outputs (Q and /Q), unless otherwise stated.

| Symbol                          | Parameter                                                 | Condition                            | Min | Тур | Max | Units             |
|---------------------------------|-----------------------------------------------------------|--------------------------------------|-----|-----|-----|-------------------|
| f <sub>MAX</sub>                | Maximum Operating Frequency                               | V <sub>OUT</sub> >200mV Clock        | 1.5 |     |     | GHz               |
| t <sub>PD</sub>                 | Differential Propagation Delay                            | IN-to-Q                              | 500 | 700 | 900 | ps                |
|                                 |                                                           | /MR-to-Q                             |     |     | 900 | ps                |
| t <sub>RR</sub>                 | Reset Recovery Time                                       | /MR(L-H)-to-(L-H)                    |     |     | 900 | ps                |
| t <sub>PD</sub><br>Tempco       | Differential Propagation Delay<br>Temperature Coefficient |                                      |     | 115 |     | fs/°C             |
| t <sub>SKEW</sub>               | Within-Bank Skew                                          | Within same fanout bank, Note 9      |     | 10  | 25  | ps                |
|                                 | Bank-to-Bank Skew                                         | Same divide setting, Note 10         |     | 15  | 35  | ps                |
|                                 | Bank-to-Bank Skew                                         | Differential divide setting, Note 10 |     | 25  | 50  | ps                |
|                                 | Part-to-Park Skew                                         | Note 11                              |     |     | 200 | ps                |
| t <sub>JITTER</sub>             | Random Jitter (RJ)                                        | Note 12                              |     |     | 1   | ps <sub>RMS</sub> |
|                                 | Total Jitter (TJ)                                         | Note 13                              |     |     | 10  | ps <sub>PP</sub>  |
|                                 | Cycle-to-Cycle Jitter                                     | Note 14                              |     |     | 1   | ps <sub>RMS</sub> |
| t <sub>f</sub> , t <sub>f</sub> | Rise/Fall Time                                            | 20% to 80% at full output swing      | 40  | 80  | 150 | ps                |

#### Notes:

- 7. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
- 8. Measured with 100mV input swing. See "Timing Diagram" section for definition of parameters. High-frequency AC-parameters are guaranteed by design and characterization.
- 9. Within-bank is the difference in propagation delays among the outputs within the same bank.
- 10. Bank-to-bank skew is the difference in propagation delays between outputs from difference banks. Bank-to-bank skew is also the phase offset between each bank after MR is applied.
- 11. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs.
- 12. RJ is measured with a K28.7 comma detect character pattern.
- 13. Total jitter definition: with an ideal clock input of frequency ≤ f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.
- 14. Cycle-to-cycle jitter definition: the variation of periods between adjacent cycles,  $T_n T_{n-1}$  where T is the time between rising edges of the output signal.

# **Single-Ended Differential Swings**



Figure 1a. Single-Ended Voltage Swing

Figure 1b. Differential Voltage Swing

# **Timing Diagram**

Downloaded from Elcodis.com electronic components distributor



Figure 2a. Reset with Output Enabled



Figure 2b. Enable Timing



Figure 2c. Disable Timing

# **Typical Operating Characteristics**









# **Input Stage Internal Termination**



Figure 3. Simplified Differential Input Stage

# **Input Interface Applications**



Option: May connect to  $V_T$  and  $V_{CC}$ 

Figure 4a. CML Interface (DC-Coupled)



Figure 4b. CML Interface (AC-Coupled)



Figure 4c. LVPECL Interface (DC-Coupled)



Figure 4d. LVPECL Interface (AC-Coupled)



Figure 4e. LVDS Interface

# **Output Interface Applications**

LVDS specifies a small swing of 350mV typical, on a nominal 1.25V common mode above ground. The common mode voltage has tight limits to permit large variations in ground between an LVDS driver and receiver. Also, change in common mode voltage, as a function of data input, is kept to a minimum to keep EMI low.



Figure 5a. LVDS Differential Measurement



Figure 5b. LVDS Common Mode Measurement

# **Related Product and Support Documentation**

| Part Number                                 | Function | Datasheet Link                                           |  |  |
|---------------------------------------------|----------|----------------------------------------------------------|--|--|
| MLF® Application Note                       |          | www.amkor.com/products/notes_papers/MLF_AppNote_0902.pdf |  |  |
| HBW Solutions New Products and Applications |          | www.micrel.com/product-info/products/solutions.shtml     |  |  |

SY89200U Micrel, Inc.

### **Package Information**







NOTE

- ALL DIMENSIONS ARE IN MILLIMETERS.

- ALL DIMENSIONS ARE IN MILLIMETERS.
  MAX. PACKAGE WARPAGE IS 0.05 mm.
  MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS.
  PIN #1 ID ON TOP WILL BE LASER/INK MARKED.
  DIMENSION APPLIES TO METALIZED TERMINAL AND IS MEASURED
  BETWEEN 0.20 AND 0.25 mm FROM TERMINAL TIP.

APPLIED ONLY FOR TERMINALS.

APPLIED FOR EXPOSED PAD AND TERMINALS.

SIDE VIEW

TOP VIEW

32-Pin MicroLeadFrame® (MLF-32)

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2006 Micrel, Incorporated.