

# **TMD3782**

## **Color Light-to-Digital Converter with Proximity Sensing**

## **General Description**

The TMD3782x device will perform color temperature measurement, ambient light sensing (ALS) and proximity detection with background light rejection. The device detects light intensity under a variety of lighting conditions and through a variety of attenuation materials, including dark glass. The proximity detection feature allows a large dynamic range of operation for accurate distance detection, such as in a cell phone when the user positions the phone close to their ear. IR LED sink current is factory trimmed to provide consistent proximity response without requiring customer calibrations. An internal state machine provides the ability to put the device into a low power state between proximity and RGBC measurements providing very low average power consumption.

The color sensing feature is useful in applications such as backlight control, solid state lighting, reflected LED color sampler, or fluorescent light color temperature detection. The integrated IR blocking filter makes this device an excellent ambient light sensor, color temperature monitor, and general purpose color sensor.

Ordering Information and Content Guide appear at end of datasheet.

#### **Key Benefits & Features**

The benefits and features of TMD3782, Color Light-to-Digital Converter with Proximity Sensing are listed below:

Figure 1: **Added Value of Using TMD3782** 

| Benefit                                         | Feature                                                                                                                                                                                                                           |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Single Device Integrated Optical     Solution   | <ul> <li>RGB, Ambient Light Sensor (ALS) and Proximity Support</li> <li>Power Management Features</li> <li>I<sup>2</sup>C Fast Mode Interface Compatible</li> <li>Integral IR LED</li> <li>Small 8 lead optical module</li> </ul> |
| Color Temperature and Ambient Light     Sensing | <ul> <li>UV / IR blocking filters</li> <li>Programmable Gain &amp; Integration Time</li> <li>1,000,000:1 Dynamic Range</li> </ul>                                                                                                 |
| Equal Response to 360° Incident Light           | Circular Segmented RGBC Photodiode                                                                                                                                                                                                |
| Ideal for Operation Behind Dark Glass           | Very High Sensitivity                                                                                                                                                                                                             |



| Benefit                                        | Feature                                                                                                                                                  |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Proximity Detection with Integrated IR     LED | <ul> <li>Background Ambient Light Rejection</li> <li>Factory Trimmed, Consistent Response</li> <li>Programmable Current Sink for IR LED Drive</li> </ul> |

## **Applications**

The TMD3782 applications include:

- Ambient Light Sensing
- Color Temperature Sensing
- Cell Phone Touch Screen Disable
- Mechanical Switch Replacement
- Industrial Process Control
- Medical Diagnostics

## **Block Diagram**

The functional blocks of this device are shown below:

Figure 2: TMD3782 Block Diagram



Page 2ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



## **Detailed Description**

The TMD3782 is a digital color light sensor device containing four analog-to-digital converters (ADCs) that integrate currents from photodiodes. Multiple photodiode segments for red, green, blue, and clear are geometrically arranged to reduce the reading variance as a function of the incident light angle. Integration of all color sensing channels occurs simultaneously. Upon completion of the conversion cycle, the result is transferred to the corresponding data registers. The transfers are double-buffered to ensure that the integrity of the data is maintained. Communication with the device is accomplished through a fast (up to 400 kHz), two-wire I<sup>2</sup>C serial bus for easy connection to a microcontroller or embedded controller.

The TMD3782 provides a separate pin for level-style interrupts. When interrupts are enabled and a pre-set value is exceeded, the interrupt pin is asserted and remains asserted until cleared by the controlling firmware. The interrupt feature simplifies and improves system efficiency by eliminating the need to poll a sensor for a light intensity or proximity value. An interrupt is generated when the value of a clear channel or proximity conversion equals or exceeds either an upper or lower threshold. In addition, a programmable interrupt persistence feature allows the user to determine how many consecutive samples must egual or exceed the threshold to trigger an interrupt. Interrupt thresholds and persistence settings are configured independently for both the clear channel and proximity sensors.

Proximity detection is done using a dedicated proximity photodiode centrally located beneath an internal lens, an internal LED, and a driver circuit. The driver circuit requires no external components and is trimmed to provide a calibrated proximity response. Customer calibrations are usually not required. The number of proximity LED pulses can be programmed from 1 to 255 pulses, providing a 2000:1 contiguous dynamic range. Background ambient light is subtracted from the proximity reading to improve accuracy in all lighting conditions.

ams Datasheet Page 3 Document Feedback



A state machine controls the functionality. Enabling bits independently determine whether the Proximity, Wait or RGBC / ALS functions are performed. Average power consumption is managed via control of variable endurance low power wait cycles. Once initiated the state machine will run continuously until disabled.



Page 4ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



## **Pin Assignment**

The TMD3782 pin assignments are described below.

Figure 3: Pin Diagram

Package Module - 8 (Top View) Package drawing is not to scale.



Figure 4: Pin Description

| Pin Number | Pin Name        | Тур | Description                                                                                   |
|------------|-----------------|-----|-----------------------------------------------------------------------------------------------|
| 1          | V <sub>DD</sub> | PWR | Supply voltage                                                                                |
| 2          | SCL             | I   | I <sup>2</sup> C serial clock input terminal - clock signal for I <sup>2</sup> C serial data. |
| 3          | GND             | GND | Power supply ground. All voltages are referenced to GND.                                      |
| 4          | LEDA            | PWR | LED anode.                                                                                    |
| 5          | LEDK            | -   | LED cathode. Connect to LDR pin when using internal driver circuit.                           |
| 6          | LDR             | -   | Proximity IR LED controlled current sink driver.                                              |
| 7          | INT             | 0   | Interrupt — open drain (active low)                                                           |
| 8          | SDA             | I/O | I <sup>2</sup> C serial data I/O terminal - serial data I/O for I <sup>2</sup> C.             |

ams Datasheet Page 5
[v3-02] 2015-Sep-11 Document Feedback



## **Absolute Maximum Ratings**

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under Electrical Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Figure 5:
Absolute Maximum Ratings

| Parameter                                   | Min   | Max | Units | Comments                             |   |                     |
|---------------------------------------------|-------|-----|-------|--------------------------------------|---|---------------------|
| Supply Voltage, V <sub>DD</sub>             |       | 3.8 | V     | All voltages are with respect to GND |   |                     |
| Digital I/O Voltage (except LDR)            | -0.5  | 3.8 | V     |                                      |   |                     |
| Max LEDA Voltage <sup>(2)</sup>             |       | 4.8 | V     |                                      |   |                     |
| Max LDR Voltage <sup>(3)</sup>              |       | 4.4 | V     |                                      |   |                     |
| Output Terminal Current (except LDR)        | -1    | 20  | mA    |                                      |   |                     |
| Storage Temperature Range, T <sub>stg</sub> | -40   | 85  | ۰C    |                                      |   |                     |
| ESD Tolerance, JEDEC Specification          | ±2000 |     | ±2000 |                                      | V | JESD22-A11 Class 1C |

#### Note(s) and/or Footnote(s):

- 1. All voltages are with respect to GND.
- 2. Maximum 4.8V DC over 7 years lifetime

  Maximum 5.0V spikes with up to 250s cumulative duration over 7 years lifetime

  Maximum 5.5V spikes with up to 10s (=1000\*10ms) cumulative duration over 7 years lifetime
- 3. Maximum voltage with LDR = off

Page 6ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



## **Electrical Characteristics**

All limits are guaranteed. The parameters with min and max values are guaranteed with production tests or SQC (Statistical Quality Control) methods.

Figure 6: Recommended Operating Conditions

| Symbol          | Parameter                          | Min | Тур | Max | Units |
|-----------------|------------------------------------|-----|-----|-----|-------|
| V <sub>DD</sub> | Supply voltage                     | 2.7 | 3   | 3.3 | V     |
| T <sub>A</sub>  | Operating free-air temperature (1) | -30 |     | 85  | °C    |

#### Note(s) and/or Footnote(s):

1. While the device is operational across the temperature range, functionality will vary with temperature. Specifications are stated only at 25°C unless otherwise noted.

Figure 7:
Operating Characteristics, V<sub>DD</sub>=3V, T<sub>A</sub>=25°C (unless otherwise noted)

| Symbol            | Parameter                              | Conditions                                 | Min                         | Тур | Max                         | Units |
|-------------------|----------------------------------------|--------------------------------------------|-----------------------------|-----|-----------------------------|-------|
|                   |                                        | Active - LDR pulses off                    |                             | 235 | 330                         | μΑ    |
| I <sub>DD</sub>   | I <sub>DD</sub> Supply current         | Wait state                                 |                             | 65  |                             |       |
|                   |                                        | Sleep state — no I <sup>2</sup> C activity |                             | 2.5 | 10                          |       |
| V <sub>OL</sub>   | INT, SDA output low voltage            | 3 mA sink current<br>6 mA sink current     | 0                           |     | 0.4<br>0.6                  | V     |
|                   |                                        | o mix sink current                         | Ů                           |     | 0.0                         |       |
| I <sub>LEAK</sub> | Leakage current, SDA, SCL,<br>INT pins |                                            | -5                          |     | 5                           | μΑ    |
| I <sub>LEAK</sub> | Leakage current, LDR pin               |                                            | -10                         |     | 10                          | μΑ    |
| V <sub>IH</sub>   | SCL, SDA input high voltage            | TMD37821<br>TMD37823                       | 0.7 V <sub>DD</sub><br>1.25 |     |                             | V     |
| V <sub>IL</sub>   | SCL, SDA input low voltage             | TMD37821<br>TMD37823                       |                             |     | 0.3 V <sub>DD</sub><br>0.54 | V     |

ams Datasheet Page 7
[v3-02] 2015-Sep-11 Document Feedback



Figure 8: Optical Characteristics (Clear Channel),  $V_{DD} = 3V$ ,  $T_A = 25$ °C, AGAIN = 16x, ATIME = 0xF6

| Parameter                                 | Test Conditions                          | С    | Unit |      |                                 |  |
|-------------------------------------------|------------------------------------------|------|------|------|---------------------------------|--|
| r arameter                                | rest conditions                          | Min  | Тур  | Max  | Offic                           |  |
| R <sub>e</sub><br>Irradiance responsivity | $\lambda_{\rm D} = 465 \text{ nm}^{(1)}$ | 9.4  | 11.8 | 14.2 |                                 |  |
|                                           | $\lambda_{\rm D} = 525 \text{ nm}^{(2)}$ | 12.5 | 15.6 | 18.7 | count/<br>(μW/cm <sup>2</sup> ) |  |
|                                           | $\lambda_{D} = 615 \text{ nm}^{(3)}$     | 14.6 | 18.2 | 21.8 |                                 |  |

Figure 9: Optical Characteristics (RGBC),  $V_{DD} = 3V$ ,  $T_A = 25$ °C

|                                                |                                          | Clear Channel  |      |                  |     |                 |     |  |
|------------------------------------------------|------------------------------------------|----------------|------|------------------|-----|-----------------|-----|--|
| Parameter                                      | Test<br>Conditions                       | Red<br>Channel |      | Green<br>Channel |     | Blue<br>Channel |     |  |
|                                                |                                          | Min            | Max  | Min              | Max | Min             | Max |  |
| Color ADC count value<br>ratio:<br>Color/Clear | $\lambda_{\rm D} = 465 \text{ nm}^{(1)}$ | 0%             | 15%  | 10%              | 42% | 70%             | 90% |  |
|                                                | $\lambda_{\rm D} = 525 \text{ nm}^{(2)}$ | 4%             | 25%  | 60%              | 85% | 10%             | 45% |  |
|                                                | $\lambda_{\rm D} = 615 \text{ nm}^{(3)}$ | 80%            | 110% | 0%               | 14% | 5%              | 24% |  |

#### Note(s) and/or Footnote(s):

- 1. The 465 nm input irradiance is supplied by an InGaN light-emitting diode with the following characteristics: dominant wavelength  $\lambda_D = 465$  nm, spectral halfwidth  $\Delta\lambda 1/2 = 22$  nm.
- 2. The 525 nm input irradiance is supplied by an InGaN light-emitting diode with the following characteristics: dominant wavelength  $\lambda_D = 525$  nm, spectral halfwidth  $\Delta\lambda_2 = 35$  nm.
- 3. The 615 nm input irradiance is supplied by a AllnGaP light-emitting diode with the following characteristics: dominant wavelength  $\lambda_D = 615$  nm, spectral halfwidth  $\Delta\lambda 1/2 = 15$  nm.

Page 8ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



Figure 10: RGBC Characteristics,  $V_{DD} = 3 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ , AGAIN = 16x, AEN = 1 (unless otherwise noted)

| Parameter                                     | Conditions                               | Channel | Min             | Тур             | Max             | Units                 |
|-----------------------------------------------|------------------------------------------|---------|-----------------|-----------------|-----------------|-----------------------|
| Dark ADC count value                          | $E_e = 0$ , AGAIN = 60x,                 |         | 0               | 1               | 3               | counts                |
| Dark ADC Court value                          | ATIME=0xD6 (100ms)                       |         | 0               |                 | 1               | counts <sup>(1)</sup> |
| ADC integration time step size                | ATIME = 0xFF                             |         | 2.25            | 2.38            | 2.53            | ms                    |
| ADC number of integration steps               |                                          |         | 1               |                 | 256             | steps                 |
| ADC counts per step                           |                                          |         | 0               |                 | 1023            | counts                |
| ADC count value                               | ATIME = 0xC0 (152.3 ms)                  |         | 0               |                 | 65535           | counts                |
| Gain scaling, relative to 1× gain setting (2) | AGAIN = 4x<br>AGAIN = 16x<br>AGAIN = 60x |         | 3.8<br>15<br>58 | 4.0<br>16<br>60 | 4.2<br>17<br>63 | ×                     |

#### Note(s) and/or Footnote(s):

- 1. Based on typical 3-sigma distribution. Not 100% tested.
- 2. Clear channel response to a red LED light source with a dominant wavelength ( $\lambda_D$ ) of 615 nm and a spectral halfwidth ( $\Delta\lambda$ ½) of 20 nm.

Figure 11: Proximity Characteristics,  $V_{DD} = 3 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ , PEN = 1 (unless otherwise noted)

| Parameter                                            | Conditions                                                                                       | Min  | Тур                     | Max  | Units  |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|-------------------------|------|--------|
| I <sub>DD</sub> Supply current                       | LDR pulse on                                                                                     |      | 3                       |      | mA     |
| ADC conversion time step size                        |                                                                                                  | 2.25 | 2.38                    | 2.53 | ms     |
| LED pulse period                                     |                                                                                                  |      | 14                      |      | us     |
| LED pulse width                                      | LED on time                                                                                      |      | 6.3                     |      | us     |
| Nominal LED drive current (measured at LDR=0.6V) (1) | PDRIVE = 0 (100%)<br>PDRIVE = 1 (50%)<br>PDRIVE = 2 (25%)<br>PDRIVE = 3 (12.5%)                  |      | 100<br>50<br>25<br>12.5 |      | mA     |
| Proximity offset, no target (2), (3)                 | Pulses: 8<br>PDRIVE = 0 (100%)                                                                   | 100  | 165                     | 230  | counts |
| Proximity response,<br>100-mm target <sup>(3)</sup>  | 73 mm $\times$ 83 mm, 90% reflective Kodak<br>Gray Card, 8 pulses,<br>PDRIVE = 0 $(100\%)^{(3)}$ | 415  | 510                     | 605  | counts |

#### Note(s) and/or Footnote(s):

- 1. Value is factory adjusted to meet the Prox count specification. Considerable variation (relative to the typical value) is possible after adjustment.
- 2. Proximity offset is the sum of optical and electrical offsets, and will change from one design implementation (or test system) to another. 100% tested.
- 3. Application design must use correct electrical schematic to ensure proper offset results. Refer to application guide and guidance for proper circuit.

ams Datasheet Page 9
[v3-02] 2015-Sep-11 Document Feedback



Figure 12:

IR LED Characteristics,  $V_{DD} = 3 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ 

| Symbol                          | Parameter                       | Conditions                                                        | Min | Тур | Max | Units |
|---------------------------------|---------------------------------|-------------------------------------------------------------------|-----|-----|-----|-------|
| V <sub>F</sub>                  | Forward Voltage                 | I <sub>F</sub> = 20 mA                                            |     | 1.4 | 1.5 | V     |
| V <sub>R</sub>                  | Reverse Voltage                 | $I_R = 10 \mu A$                                                  | 5   |     |     | V     |
| P <sub>O</sub>                  | Radiant Power                   | I <sub>F</sub> = 20 mA                                            | 4.5 |     |     | mW    |
| $\lambda_{p}$                   | Peak Wavelength                 | I <sub>F</sub> = 20 mA                                            |     | 850 |     | nm    |
| $\Delta_{\lambda}$              | Spectral Radiation<br>Bandwidth | I <sub>F</sub> = 20 mA                                            |     | 40  |     | nm    |
| T <sub>R</sub> , T <sub>F</sub> | Optical Rise, r<br>Fall Time    | $I_F = 100 \text{ mA}, T_W = 125 \text{ ns},$<br>duty cycle = 25% |     | 20  | 40  | ns    |

## Figure 13:

Wait Characteristics, V<sub>DD</sub> = 3 V, T<sub>A</sub> = 25°C, WEN = 1 (unless otherwise noted)

| Parameter      | Conditions   | Channel | Min  | Тур  | Max  | Units |
|----------------|--------------|---------|------|------|------|-------|
| Wait step size | WTIME = 0xFF |         | 2.25 | 2.38 | 2.53 | ms    |

Page 10ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



## **Timing Characteristics**

The timing characteristics of TMD3782 are given below.

Figure 14: AC Electrical Characteristics,  $V_{DD} = 3 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$  (unless otherwise noted)

| Parameter <sup>(1)</sup> | Description                                                                                  | Min | Тур | Max | Units |
|--------------------------|----------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| f <sub>(SCL)</sub>       | Clock frequency (I <sup>2</sup> C only)                                                      | 0   |     | 400 | kHz   |
| t <sub>(BUF)</sub>       | Bus free time between start and stop condition                                               | 1.3 |     |     | μs    |
| t <sub>(HDSTA)</sub>     | Hold time after (repeated) start condition. After this period, the first clock is generated. | 0.6 |     |     | μs    |
| t <sub>(SUSTA)</sub>     | Repeated start condition setup time                                                          | 0.6 |     |     | μs    |
| t <sub>(SUSTO)</sub>     | Stop condition setup time                                                                    | 0.6 |     |     | μs    |
| t <sub>(HDDAT)</sub>     | Data hold time                                                                               | 0   |     |     | μs    |
| t <sub>(SUDAT)</sub>     | Data setup time                                                                              | 100 |     |     | ns    |
| t <sub>(LOW)</sub>       | SCL clock low period                                                                         | 1.3 |     |     | μs    |
| t <sub>(HIGH)</sub>      | SCL clock high period                                                                        | 0.6 |     |     | μs    |
| t <sub>F</sub>           | Clock/data fall time                                                                         |     |     | 300 | ns    |
| t <sub>R</sub>           | Clock/data rise time                                                                         |     |     | 300 | ns    |
| C <sub>i</sub>           | Input pin capacitance                                                                        |     |     | 10  | pF    |

#### Note(s) and/or Footnote(s):

1. Specified by design and characterization; not production tested.

## **Timing Diagrams**

Figure 15:
Parameter Measurement Information



ams Datasheet Page 11
[v3-02] 2015-Sep-11 Document Feedback



# Typical Operating Characteristics

Figure 16: Spectral Responsivity



Figure 17: Normalized  $I_{DD}$  vs.  $V_{DD}$  and Temperature



Page 12ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



Figure 18:
Typical LDR Current vs. Voltage



Figure 19: RGBC Responsivity vs. Angular Displacement



ams Datasheet Page 13
[v3-02] 2015-Sep-11 Document Feedback



Figure 20: Proximity Responsivity vs. Angular Displacement



Figure 21: Responsivity Temperature Coefficient



Page 14ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



#### I<sup>2</sup>C Protocol

Interface and control are accomplished through an  $I^2C$  serial compatible interface (standard or fast mode) to a set of registers that provide access to device control functions and output data. The devices support the 7-bit  $I^2C$  addressing protocol.

The I<sup>2</sup>C standard provides for three types of bus transaction: read, write, and a combined protocol (Figure 22). During a write operation, the first byte written is a command byte followed by data. In a combined protocol, the first byte written is the command byte followed by reading a series of bytes. If a read command is issued, the register address from the previous command will be used for data access. Likewise, if the MSB of the command is not set, the device will write a series of bytes at the address stored in the last valid command with a register address. The command byte contains either control information or a 5-bit register address. The control commands can also be used to clear interrupts.

The  $I^2C$  bus protocol was developed by Philips (now NXP). For a complete description of the  $I^2C$  protocol, please review the NXP  $I^2C$  design specification at

http://www.l<sup>2</sup>C-bus.org/references/.

Figure 22: I<sup>2</sup>C Write, Read and Combined Protocols



ams Datasheet Page 15
[v3-02] 2015-Sep-11 Document Feedback



## **Register Description**

The TMD3782 is controlled and monitored by data registers and a command register accessed through the serial interface. These registers provide for a variety of control functions and can be read to determine results of the ADC conversions. The register set is summarized in Figure 23.

Figure 23: Register Map

| Address | Register Name | R/W | Register Function                            | Reset<br>Value |
|---------|---------------|-----|----------------------------------------------|----------------|
| -       | COMMAND       | W   | Specified register address                   | 0x00           |
| 0x00    | ENABLE        | R/W | Enables states and interrupts                | 0x00           |
| 0x01    | ATIME         | R/W | RGBC time                                    | 0xFF           |
| 0x03    | WTIME         | R/W | Wait time                                    | 0xFF           |
| 0x04    | AILTL         | R/W | Clear interrupt low threshold low byte       | 0x00           |
| 0x05    | AILTH         | R/W | Clear interrupt low threshold high byte      | 0x00           |
| 0x06    | AIHTL         | R/W | Clear interrupt high threshold low byte      | 0x00           |
| 0x07    | AIHTH         | R/W | Clear interrupt high threshold high byte     | 0x00           |
| 0x08    | PILTL         | R/W | Proximity interrupt low threshold low byte   | 0x00           |
| 0x09    | PILTH         | R/W | Proximity interrupt low threshold high byte  | 0x00           |
| 0x0A    | PIHTL         | R/W | Proximity interrupt high threshold low byte  | 0x00           |
| 0x0B    | PIHTH         | R/W | Proximity interrupt high threshold high byte | 0x00           |
| 0x0C    | PERS          | R/W | Interrupt persistence filters                | 0x00           |
| 0x0D    | CONFIG        | R/W | Configuration                                | 0x00           |
| 0x0E    | PPULSE        | R/W | Proximity pulse count                        | 0x00           |
| 0x0F    | CONTROL       | R/W | Gain control register                        | 0x00           |
| 0x11    | REVISION      | R   | Die revision number                          | Rev.           |
| 0x12    | ID            | R   | Device ID                                    | ID             |
| 0x13    | STATUS        | R   | Device status                                | 0x00           |
| 0x14    | CDATA         | R   | Clear ADC low data register                  | 0x00           |
| 0x15    | CDATAH        | R   | Clear ADC high data register                 | 0x00           |
| 0x16    | RDATA         | R   | Red ADC low data register                    | 0x00           |
| 0x17    | RDATAH        | R   | Red ADC high data register                   | 0x00           |
| 0x18    | GDATA         | R   | Green ADC low data register                  | 0x00           |

Page 16ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



| Address | Register Name | R/W | Register Function                | Reset<br>Value |
|---------|---------------|-----|----------------------------------|----------------|
| 0x19    | GDATAH        | R   | Green ADC high data register     | 0x00           |
| 0x1A    | BDATA         | R   | Blue ADC low data register       | 0x00           |
| 0x1B    | BDATAH        | R   | Blue ADC high data register      | 0x00           |
| 0x1C    | PDATA         | R   | Proximity ADC low data register  | 0x00           |
| 0x1D    | PDATAH        | R   | Proximity ADC high data register | 0x00           |

The mechanics of accessing a specific register depends on the specific protocol used. In general, the COMMAND register is written first to specify the specific control/status register for following read/write operations.

## **Command Register**

The Command Register specifies the address of the target register for future write and read operations, and is used to clear interrupt sources.

Figure 24: **Command Register** 

7 6 5 4 3 2 1 0 COMMAND ADD **TYPE** 

| Fields  | Bits | Description                                                                                                                                               |                                                                            |  |  |  |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|
| COMMAND | 7    | Select Command                                                                                                                                            | Select Command Register. Must write as 1 when addressing COMMAND register. |  |  |  |
|         |      | Selects type of tra                                                                                                                                       | nsaction to follow in subsequent data transfers:                           |  |  |  |
|         |      | FIELD VALUE                                                                                                                                               | TRANSACTION TYPE                                                           |  |  |  |
|         |      | 00                                                                                                                                                        | Repeated byte protocol transaction                                         |  |  |  |
| TYPE    | 6:5  | 01                                                                                                                                                        | Auto-increment protocol transaction                                        |  |  |  |
|         |      | 10                                                                                                                                                        | Reserved — Do not use                                                      |  |  |  |
|         |      | 11                                                                                                                                                        | Special function — See description below                                   |  |  |  |
|         |      | Byte protocol will repeatedly read the same register with each data access. Block protocol will provide auto-increment function to read successive bytes. |                                                                            |  |  |  |

ams Datasheet Page 17 **Document Feedback** 



| Fields | Bits |                                                                                                                                | Description                                                                                                                                                                                                                                                                                                  |  |  |  |
|--------|------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|        |      | this field either sp<br>control–status–re                                                                                      | Address field/special function field. Depending on the transaction type, see above, this field either specifies a special function command or selects the specific control–status–register for following write and read transactions. The field values listed below apply only to special function commands: |  |  |  |
|        |      | FIELD VALUE SPECIAL FUNCTION                                                                                                   |                                                                                                                                                                                                                                                                                                              |  |  |  |
|        |      | 00000                                                                                                                          | Normal —no action                                                                                                                                                                                                                                                                                            |  |  |  |
| ADD    | 4:0  | 00101                                                                                                                          | Proximity interrupt clear                                                                                                                                                                                                                                                                                    |  |  |  |
|        |      | 00110                                                                                                                          | Clear channel interrupt clear                                                                                                                                                                                                                                                                                |  |  |  |
|        |      | 00111                                                                                                                          | Proximity and Clear interrupt clear                                                                                                                                                                                                                                                                          |  |  |  |
|        |      | other                                                                                                                          | Reserved — Do not write                                                                                                                                                                                                                                                                                      |  |  |  |
|        |      | Clear channel/Proximity Interrupt Clear. Clears any pending Clear/Proximity interrupt. This special function is self clearing. |                                                                                                                                                                                                                                                                                                              |  |  |  |

## **System Timing**

The system state machine shown in Figure 25 provides an overview of the states and state transitions that provide system control of the device. This section highlights the programmable features, which affect the state machine cycle time, and provides details to determine system level timing.

When the proximity detection feature is enabled (PEN), the state machine transitions through the Prox Accum, Prox Wait, and Prox ADC states. The Prox Wait time is a fixed 2.4 ms, whereas the Prox Accum time is determined by the number of proximity LED pulses (PPULSE) and the Prox ADC time is determined by the integration time (PTIME). The formulas to determine the Prox Accum and Prox ADC times are given in the associated boxes in Figure 25. If an interrupt is generated as a result of the proximity cycle, it will be asserted at the end of the Prox ADC state.

When the power management feature is enabled (WEN), the state machine will transition in turn to the Wait state. The wait time is determined by WLONG, which extends normal operation by 12× when asserted, and WTIME. The formula to determine the wait time is given in the box associated with the Wait state in Figure 25.

When the RGBC feature is enabled (AEN), the state machine will transition through the RGBC Init and RGBC ADC states. The RGBC Init state takes 2.4 ms, while the RGBC ADC time is dependent on the integration time (ATIME). The formula to determine RGBC ADC time is given in the associated box in Figure 25. If an interrupt is generated as a result of the RGBC cycle, it will be asserted at the end of the RGBC ADC.

Page 18
Document Feedback
[v3-02] 2015-Sep-11



Figure 25: Enhanced State Machine Diagram



#### Note(s) and/or Footnote(s):

- 1. There is a 2.4 ms warm-up delay if PON is enabled. If PON is not enabled, the device will return to the Sleep state as shown.
- 2. PON, PEN, WEN and AEN are fields in the Enable register (0x00).
- 3. PON=1, PEN-1, WEN-1, AEN=0 is unsupported and will lead to erroneous proximity readings.

ams Datasheet Page 19
[v3-02] 2015-Sep-11 Document Feedback



## Enable Register (0 x 00)

The Enable Register is used primarily to power the device on and off, and enable functions and interrupts.

Figure 26: Enable Register

| 7    | 6    | 5    | 4    | 3   | 2   | 1   | 0   |
|------|------|------|------|-----|-----|-----|-----|
| Rese | rved | PIEN | AIEN | WEN | PEN | AEN | PON |

| Field                               | Bits | Description (Reset value = 0x00)                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved                            | 7:6  | Reserved. Write as 0.                                                                                                                                                                                                                                                                                                                             |
| PIEN                                | 5    | Proximity Interrupt Enable. When asserted permits proximity interrupts to be generated, subject to the persist filter.                                                                                                                                                                                                                            |
| AIEN                                | 4    | Ambient Light Sensing (ALS) Interrupt Enable. When asserted permits ALS interrupts to be generated, subject to the persist filter.                                                                                                                                                                                                                |
| WEN <sup>(1), (2)</sup>             | 3    | Wait Enable. This bit activates the wait feature. Writing a 1 activates the wait timer. Writing a 0 disables the wait timer.                                                                                                                                                                                                                      |
| PEN <sup>(1)</sup> , <sup>(2)</sup> | 2    | Proximity enable. This bit activates the proximity function. Writing a 1 enables proximity. Writing a 0 disables proximity.                                                                                                                                                                                                                       |
| AEN <sup>(1)</sup> , <sup>(2)</sup> | 1    | ADC enable. This bit activates the four-channel (RGBC) ADC. Writing a 1 enables the ADC. Writing a 0 disables the ADC.                                                                                                                                                                                                                            |
| PON                                 | 0    | Power ON. This bit activates the internal oscillator to permit the timers and ADC channels to operate. Writing a 1 activates the oscillator. Writing a 0 disables the oscillator. During reads and writes over the I <sup>2</sup> C interface, this bit is temporarily overridden and the oscillator is enabled, independent of the state of PON. |

#### Note(s) and/or Footnote(s):

- 1. The PON bit must also be set=1 for these functions to operate.
- 2. WEN=1, PEN=1, AEN=0 is unsupported and will lead to erroneous proximity readings.

Page 20ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



## RGBC Integration Time Register (0x01)

The RGBC Timing Register controls the internal integration time of the RGBC channel ADCs. Upon power up, the RGBC time register is set to 0xFF.

The maximum (or saturation) count value can be calculated based upon the integration time cycles as follows:

min [CYCLES \* 1024, 65535]

Figure 27: RGBC Integration Time Register

| Field   | Bits | Description (Reset value = 0xFF) |        |         |           |  |
|---------|------|----------------------------------|--------|---------|-----------|--|
|         |      | REGISTER VALUE                   | CYCLES | TIME    | Max Count |  |
|         |      | 0xFF                             | 1      | 2.38 ms | 1024      |  |
| ATIME   | 7:0  | 0xF6                             | 10     | 24 ms   | 10240     |  |
| ATTIVIE |      | 0xD6                             | 42     | 100 ms  | 43008     |  |
|         |      | 0xC0                             | 64     | 152 ms  | 65535     |  |
|         |      | 0x00                             | 256    | 609 ms  | 65535     |  |

## Wait Time Register (0x03)

Wait time is set in 2.38 ms increments unless the WLONG bit is asserted in which case the wait times are  $12\times$  longer. WTIME is programmed as a 2's complement number.

Figure 28: Wait Time Register

| Field | Bits | Description (Reset value = 0xFF) |           |                   |                   |        |
|-------|------|----------------------------------|-----------|-------------------|-------------------|--------|
|       | 7:0  | REGISTER<br>VALUE                | WAIT TIME | TIME<br>(WLONG=0) | TIME<br>(WLONG=1) |        |
| WTIME |      | 0xFF                             | 1         | 2.38 ms           | 0.03 s            |        |
|       |      | 0xAB                             |           | 85                | 202 ms            | 2.43 s |
|       |      | 0x00                             | 256       | 609 ms            | 7.31 s            |        |

#### Note(s) and/or Footnote(s):

1. The wait time register should be configured before AEN and/or PEN is asserted.

ams Datasheet Page 21
[v3-02] 2015-Sep-11 Document Feedback



# Clear Channel Interrupt Threshold Registers (0x04 - 0x0b)

The Clear Channel Interrupt Threshold Registers provide 16 bit values to be used as the high and low thresholds for comparison to the 16 bit CDATA values. If AIEN (r0x00:b4) is enabled and CDATA is not between AILT and AIHT for the number of consecutive samples specified in APERS (r0x0C) an interrupt is asserted on the interrupt pin.

Figure 29: Clear Channel Interrupt Threshold Registers

| Registers | Address | Bits | Description (Reset value = 0x00) |
|-----------|---------|------|----------------------------------|
| AILTL     | 0x04    | 7:0  | ALS low threshold lower byte     |
| AILTH     | 0x05    | 7:0  | ALS low threshold upper byte     |
| AIHTL     | 0x06    | 7:0  | ALS high threshold lower byte    |
| AIHTH     | 0x07    | 7:0  | ALS high threshold upper byte    |

# Proximity Interrupt Threshold Registers (0x04 - 0x0b)

The Proximity Interrupt Threshold Registers provide 16 bit values to be used as the high and low thresholds for comparison to the 16 bit PDATA values. If PIEN (r0x00:b5) is enabled and PDATA is not between PILT and PIHT for the number of consecutive samples specified in PPERS (r0x0C) an interrupt is asserted on the interrupt pin.

Figure 30: Proximity Interrupt Threshold Registers

| Registers | Address | Bits | Description (Reset value = 0x00)    |
|-----------|---------|------|-------------------------------------|
| PILTL     | 0x08    | 7:0  | Proximity low threshold lower byte  |
| PILTH     | 0x09    | 7:0  | Proximity low threshold upper byte  |
| PIHTL     | 0x0a    | 7:0  | Proximity high threshold lower byte |
| PIHTH     | 0x0b    | 7:0  | Proximity high threshold upper byte |

Page 22ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



## Interrupt Persistence Register (0x0C)

The Interrupt Register controls the interrupt capabilities of the device.

Figure 31: **Interrupt Persistence Register** 

| 7     | 6 | 5 | 4 | 3 | 2     | 1 | 0 |
|-------|---|---|---|---|-------|---|---|
| PPERS |   |   |   |   | APERS |   |   |

| Field | Bits | Description (Reset value = 0x00)                                                              |                                              |  |  |
|-------|------|-----------------------------------------------------------------------------------------------|----------------------------------------------|--|--|
|       | 7:4  | Proximity interrupt persistence. Controls rate of proximity interrupts to the host processor. |                                              |  |  |
|       |      | FIELD VALUES                                                                                  | PERSISTENCE                                  |  |  |
|       |      | 0000                                                                                          | Every proximity cycle generates an interrupt |  |  |
| PPERS |      | 0001                                                                                          | Any value outside of threshold range         |  |  |
|       |      | 0010                                                                                          | 2 consecutive values out of range            |  |  |
|       |      |                                                                                               |                                              |  |  |
|       |      | 1111                                                                                          | 15 consecutive values out of range           |  |  |

ams Datasheet Page 23 Document Feedback



| Field | Bits | Description (Reset value = 0x00)                                                                      |                                         |  |  |
|-------|------|-------------------------------------------------------------------------------------------------------|-----------------------------------------|--|--|
|       |      | Clear channel interrupt persistence. Controls rate of Clear channel interrupts to the host processor. |                                         |  |  |
|       |      | FIELD VALUE                                                                                           | PERSISTENCE                             |  |  |
|       |      | 0000                                                                                                  | Every RGBC cycle generates an interrupt |  |  |
|       |      | 0001                                                                                                  | Any value outside of threshold range    |  |  |
|       |      | 0010                                                                                                  | 2 consecutive values out of range       |  |  |
|       |      | 0011                                                                                                  | 3 consecutive values out of range       |  |  |
|       | 3:0  | 0100                                                                                                  | 5 consecutive values out of range       |  |  |
|       |      | 0101                                                                                                  | 10 consecutive values out of range      |  |  |
| APERS |      | 0110                                                                                                  | 15 consecutive values out of range      |  |  |
|       |      | 0111                                                                                                  | 20 consecutive values out of range      |  |  |
|       |      | 1000                                                                                                  | 25 consecutive values out of range      |  |  |
|       |      | 1001                                                                                                  | 30 consecutive values out of range      |  |  |
|       |      | 1010                                                                                                  | 35 consecutive values out of range      |  |  |
|       |      | 1011                                                                                                  | 40 consecutive values out of range      |  |  |
|       |      | 1100                                                                                                  | 45 consecutive values out of range      |  |  |
|       |      | 1101                                                                                                  | 50 consecutive values out of range      |  |  |
|       |      | 1110                                                                                                  | 55 consecutive values out of range      |  |  |
|       |      | 1111                                                                                                  | 60 consecutive values out of range      |  |  |

## Configuration Register (0x0D)

The Configuration Register sets the wait long time.

Figure 32: Configuration Register



| Field    | Bits | Description (Reset value = 0x00)                                                                                    |  |
|----------|------|---------------------------------------------------------------------------------------------------------------------|--|
| Reserved | 7:2  | Reserved. Write as 0.                                                                                               |  |
| WLONG    | 1    | Wait Long. When asserted, the wait cycles are increased by a factor 12× from that programmed in the WTIME register. |  |
| Reserved | 0    | Reserved. Write as 0.                                                                                               |  |

Page 24ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



## Proximity Pulse Count Register (0x0E)

The Proximity Pulse Count Register sets the number of proximity pulses that will be transmitted.

Figure 33: **Proximity Pulse Count Register** 

| Field  | Bits | Description (Reset value = 0x00)                                                 |
|--------|------|----------------------------------------------------------------------------------|
| PPULSE | 7:0  | Proximity Pulse Count. Specifies the number of proximity pulses to be generated. |

## **Control Register (0x0F)**

The Control Register provides RGBC gain settings and a control for managing the proximity reading in the event the analog circuitry becomes saturated. Bit 5 must be set =1 for proper device operation.

Figure 34: **Control Register** 

| 7  | 6      | 5 | 4    | 3    | 2     | 1  | 0    |
|----|--------|---|------|------|-------|----|------|
| PD | PDRIVE |   | PSAT | Rese | erved | AG | SAIN |

| Field    | Bits | Description (Reset value = 0x00)                                                                                |                 |  |
|----------|------|-----------------------------------------------------------------------------------------------------------------|-----------------|--|
| PDRIVE   | 7:6  | 00 = 100%<br>01 = 50%<br>10 = 25%<br>11 = 12.5%                                                                 |                 |  |
| Reserved | 5    | Reserved. Must be written                                                                                       | = 1             |  |
| PSAT     | 4    | 0 = PDATA output regardless of ambient light level<br>1 = PDATA output equal to dark current value if saturated |                 |  |
| Reserved | 3:2  | Reserved. Write as 00                                                                                           |                 |  |
|          | 1:0  | RGBC Gain Control.                                                                                              |                 |  |
|          |      | FIELD VALUE                                                                                                     | RGBC GAIN VALUE |  |
| AGAIN    |      | 00                                                                                                              | 1X Gain         |  |
| AGAIN    |      | 01                                                                                                              | 4X Gain         |  |
|          |      | 10                                                                                                              | 16X Gain        |  |
|          |      | 11                                                                                                              | 60X Gain        |  |

ams Datasheet Page 25 **Document Feedback** 



## Revision Register (0x11)

The ID register provides the die revision. This register is a read-only register.

Figure 35: Revision Register

| Field    | Bits | Description (Reset value = REV) |
|----------|------|---------------------------------|
| RESERVED | 7:3  | Reserved                        |
| REV      | 2:0  | Die revision                    |

## ID Register (0x12)

The ID Register provides the value for the part number. This register is a read-only register.

Figure 36: ID Register

| Field | Bits | Description (Reset value = ID) |                                    |
|-------|------|--------------------------------|------------------------------------|
| ID    | 7:0  | Part number identification.    | 0x60 = TMD37821<br>0x69 = TMD37823 |

### Status Register (0x13)

The Status Register provides the internal status of the device. This register is read only.

Figure 37: Status Register

 7
 6
 5
 4
 3
 2
 1
 0

 Reserved
 PINT
 AINT
 Reserved
 PVALID
 AVALID

| Field    | Bits | Description (Reset value = 0x00)                                       |
|----------|------|------------------------------------------------------------------------|
| Reserved | 7:6  | Reserved.                                                              |
| PINT     | 5    | Proximity Interrupt.                                                   |
| AINT     | 4    | Ambient Light Sensor (ALS) Interrupt.                                  |
| Reserved | 3:2  | Reserved.                                                              |
| PVALID   | 1    | Indicates that a proximity cycle has completed since PEN was asserted. |
| AVALID   | 0    | Indicates that the RGBC cycle has completed since AEN was asserted.    |

Page 26ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



#### RGBC Data Registers (0x14 - 0x1b)

Clear, red, green, and blue data is stored as 16-bit values. To ensure the data is read correctly, a two-byte read I<sup>2</sup>C transaction should be used with a read word protocol bit set in the command register. With this operation, when the lower byte register is read, the upper eight bits are stored into a shadow register, which is read by a subsequent read to the upper byte. The upper register will read the correct value even if additional ADC integration cycles end between the reading of the lower and upper registers.

Figure 38: RGBC Data Registers

| Register | Address | Bits | Description (Reset value = 0x00) |
|----------|---------|------|----------------------------------|
| CDATAL   | 0x14    | 7:0  | Clear data low byte              |
| CDATAH   | 0x15    | 7:0  | Clear data high byte             |
| RDATAL   | 0x16    | 7:0  | Red data low byte                |
| RDATAH   | 0x17    | 7:0  | Red data high byte               |
| GDATAL   | 0x18    | 7:0  | Green data low byte              |
| GDATAH   | 0x19    | 7:0  | Green data high byte             |
| BDATAL   | 0x1a    | 7:0  | Blue data low byte               |
| BDATAH   | 0x1b    | 7:0  | Blue data high byte              |

### Proximity Data Registers (0x1c - 0x1d)

Proximity data is stored as a 16-bit value. To ensure the data is read correctly, a two-byte read I<sup>2</sup>C transaction should be used with a read word protocol bit set in the command register. With this operation, when the lower byte register is read, the upper eight bits are stored into a shadow register, which is read by a subsequent read to the upper byte. The upper register will read the correct value even if additional ADC integration cycles end between the reading of the lower and upper registers.

Figure 39: Proximity Data Registers

| Register | Address | Bits | Description (Reset value = 0x00) |
|----------|---------|------|----------------------------------|
| PDATAL   | 0x1c    | 7:0  | Proximity data low byte          |
| PDATAH   | 0x1d    | 7:0  | Proximity data high byte         |

ams Datasheet Page 27
[v3-02] 2015-Sep-11 Document Feedback



#### **Application Information**

In a proximity sensing system, the IR LED can be pulsed by the TMD3782 with more than 100 mA of rapidly switching current, therefore, a few design considerations must be kept in mind to get the best performance. The key goal is to reduce the power supply noise coupled back into the device during the LED pulses. If  $V_{\rm bat}$  does not exceed the maximum specified LDR pin voltage (including when the battery is being recharged), LEDA can be directly tied to  $V_{\rm bat}$  for best proximity performance.

In many systems, there is a quiet analog supply and a noisy digital supply. By connecting the quiet supply to the  $V_{DD}$  pin and the noisy supply to the LED, the key goal can be meet. Place a 1- $\mu F$  low-ESR decoupling capacitor as close as possible to the  $V_{DD}$  pin and another at the LED anode, and a 10 -  $22\mu F$  bulk capacitor at the output of the LED voltage regulator to supply the 100-mA current surge.

If operating from a single supply, use a  $22-\Omega$  resistor in series with the  $V_{DD}$  supply line and a  $1-\mu F$  low ESR capacitor to filter any power supply noise. The previous capacitor placement considerations apply.

Figure 40:
Typical Application Hardware Circuit



 $V_{BUS}$  in the above figure refers to the  $I^2C$  bus voltage which is either  $V_{DD}$  or 1.8 V. Be sure to apply the specified  $I^2C$  bus voltage shown in the Available Options table for the specific device being used.

The I²C signals and the Interrupt are open-drain outputs and require pull—up resistors. The pull-up resistor (RP) value is a function of the I²C bus speed, the I²C bus voltage, and the capacitive load. The **ams** EVM running at 400 kbps, uses 1.5-k $\Omega$  resistors. A 10-k $\Omega$  pull-up resistor (RPI) can be used for the interrupt line.

Page 28

Document Feedback

[v3-02] 2015-Sep-11



## **PCB Pad Layout**

Suggested PCB pad layout guidelines for the surface mount module are shown. Flash Gold is recommended surface finish for the landing pads.

Figure 41: **Suggested PCB Layout** 



#### Note(s) and/or Footnote(s):

- 1. All linear dimensions are in millimeters.
- 2. This drawing is subject to change without notice.

ams Datasheet Page 29 **Document Feedback** 



## **Package Drawings & Markings**

Figure 42: Package Diagrams



#### Note(s) and/or Footnote(s):

- 1. All linear dimensions are in millimeters. Dimension tolerance is  $\pm\,0.05$  mm unless otherwise noted.
- 2. Contacts are copper with NiPdAu plating.
- 3. This package contains no lead (Pb).
- 4. This drawing is subject to change without notice.

Page 30ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



### **Mechanical Data**

#### The mechanical data of TMD3782 is explained below.

Figure 43: **Carrier Tape and Reel Information** 



#### Note(s) and/or Footnote(s):

- 1. All linear dimensions are in millimeters. Dimension tolerance is  $\pm$  0.10 mm unless otherwise noted.
- 2. The dimensions on this drawing are for illustrative purposes only. Dimensions of an actual carrier may vary slightly.
- 3. Symbols on drawing Ao, Bo, and Ko are defined in ANSI EIA Standard 481–B 2001.
- 4. Each reel is 330 millimeters in diameter and contains 2500 parts.
- 5. **ams** packaging tape and reel conform to the requirements of EIA Standard 481–B.
- 6. In accordance with EIA standard, device pin 1 is located next to the sprocket holes in the tape.
- 7. This drawing is subject to change without notice.

ams Datasheet Page 31 **Document Feedback** [v3-02] 2015-Sep-11



# Soldering and Storage Information

## **Soldering Information**

The package has been tested and has demonstrated an ability to be reflow soldered to a PCB substrate.

The solder reflow profile describes the expected maximum heat exposure of components during the solder reflow process of product on a PCB. Temperature is measured on top of component. The components should be limited to a maximum of three passes through this solder reflow profile.

Figure 44: Solder Reflow Profile

| Parameter                                  | Reference         | Device         |
|--------------------------------------------|-------------------|----------------|
| Average temperature gradient in preheating |                   | 2.5 °C/s       |
| Soak time                                  | t <sub>soak</sub> | 2 to 3 minutes |
| Time above 217 °C (T1)                     | t <sub>1</sub>    | Max 60 s       |
| Time above 230 °C (T2)                     | t <sub>2</sub>    | Max 50 s       |
| Time above T <sub>peak</sub> - 10 °C (T3)  | t <sub>3</sub>    | Max 10 s       |
| Peak temperature in reflow                 | T <sub>peak</sub> | 260 ℃          |
| Temperature gradient in cooling            |                   | Max -5 °C/s    |

Figure 45: Solder Reflow Profile Graph



Page 32ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



#### **Storage Information**

#### **Moisture Sensitivity**

Optical characteristics of the device can be adversely affected during the soldering process by the release and vaporization of moisture that has been previously absorbed into the package. To ensure the package contains the smallest amount of absorbed moisture possible, each device is baked prior to being dry packed for shipping.

Devices are dry packed in a sealed aluminized envelope called a moisture-barrier bag with silica gel to protect them from ambient moisture during shipping, handling, and storage before use.

#### Shelf Life

The calculated shelf life of the device in an unopened moisture barrier bag is 12 months from the date code on the bag when stored under the following conditions:

Shelf Life: 12 months

Ambient Temperature: < 40°C

Relative Humidity: < 90%

Rebaking of the devices will be required if the devices exceed the 12 month shelf life or the Humidity Indicator Card shows that the devices were exposed to conditions beyond the allowable moisture region.

#### Floor Life

The module has been assigned a moisture sensitivity level of MSL 3. As a result, the floor life of devices removed from the moisture barrier bag is 168 hours from the time the bag was opened, provided that the devices are stored under the following conditions:

Floor Life: 168 hours

Ambient Temperature: < 30°C

Relative Humidity: < 60%

If the floor life or the temperature/humidity conditions have been exceeded, the devices must be rebaked prior to solder reflow or dry packing.

#### **Rebaking Instructions**

When the shelf life or floor life limits have been exceeded, rebake at 50°C for 12 hours.

ams Datasheet Page 33
[v3-02] 2015-Sep-11 Document Feedback



## **Ordering & Contact Information**

Figure 46: Ordering Information

| Ordering Code           | Address | Interface                                                     | Delivery Form |
|-------------------------|---------|---------------------------------------------------------------|---------------|
| TMD37821                | 0x39    | I <sup>2</sup> C V <sub>bus</sub> = V <sub>DD</sub> Interface | Module-8      |
| TMD37823                | 0x39    | I <sup>2</sup> C bus = 1.8V Interface                         | Module-8      |
| TMD37825 <sup>(1)</sup> | 0x29    | I <sup>2</sup> C V <sub>bus</sub> = V <sub>DD</sub> Interface | Module-8      |
| TMD37827 <sup>(1)</sup> | 0x29    | I <sup>2</sup> C bus = 1.8V Interface                         | Module-8      |

#### Note(s) and/or Footnote(s):

1. Contact ams for availability.

Buy our products or get free samples online at:

www.ams.com/ICdirect

Technical Support is available at:

www.ams.com/Technical-Support

Provide feedback about this document at:

www.ams.com/Document-Feedback

For further information and requests, e-mail us at:

ams\_sales@ams.com

For sales offices, distributors and representatives, please visit:

www.ams.com/contact

#### Headquarters

ams AG Tobelbaderstrasse 30 8141 Unterpremstaetten Austria, Europe

Tel: +43 (0) 3136 500 0 Website: www.ams.com

Page 34ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



## **RoHS Compliant & ams Green Statement**

**RoHS:** The term RoHS compliant means that ams AG products fully comply with current RoHS directives. Our semiconductor products do not contain any chemicals for all 6 substance categories, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, RoHS compliant products are suitable for use in specified lead-free processes.

ams Green (RoHS compliant and no Sb/Br): ams Green defines that in addition to RoHS compliance, our products are free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

**Important Information:** The information provided in this statement represents ams AG knowledge and belief as of the date that it is provided. ams AG bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. ams AG has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. ams AG and ams AG suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

ams Datasheet Page 35 **Document Feedback** 



### **Copyrights & Disclaimer**

Copyright ams AG, Tobelbader Strasse 30, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

Devices sold by ams AG are covered by the warranty and patent indemnification provisions appearing in its General Terms of Trade. ams AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein. ams AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with ams AG for current information. This product is intended for use in commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by ams AG for each application. This product is provided by ams AG "AS IS" and any express or implied warranties, including, but not limited to the implied warranties of merchantability and fitness for a particular purpose are disclaimed.

ams AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of ams AG rendering of technical or other services.

Page 36

Document Feedback

[v3-02] 2015-Sep-11



## **Document Status**

| Document Status          | Product Status  | Definition                                                                                                                                                                                                                                                         |
|--------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product Preview          | Pre-Development | Information in this datasheet is based on product ideas in the planning phase of development. All specifications are design goals without any warranty and are subject to change without notice                                                                    |
| Preliminary Datasheet    | Pre-Production  | Information in this datasheet is based on products in the design, validation or qualification phase of development. The performance and parameters shown in this document are preliminary without any warranty and are subject to change without notice            |
| Datasheet                | Production      | Information in this datasheet is based on products in ramp-up to full production or full production which conform to specifications in accordance with the terms of ams AG standard warranty as given in the General Terms of Trade                                |
| Datasheet (discontinued) | Discontinued    | Information in this datasheet is based on products which conform to specifications in accordance with the terms of ams AG standard warranty as given in the General Terms of Trade, but these products have been superseded and should not be used for new designs |

ams Datasheet Page 37 **Document Feedback** 



## **Revision Information**

| Changes from 3-01 (2014-Oct-21) to current revision 3-02 (2015-Sep-11) | Page |
|------------------------------------------------------------------------|------|
| Updated Figure 11                                                      | 9    |

#### Note(s) and/or Footnote(s):

- 1. Page and figure numbers for the previous version may differ from page and figure numbers in the current revision.
- $2. \, Correction \, of \, typographical \, errors \, is \, not \, explicitly \, mentioned.$

Page 38ams DatasheetDocument Feedback[v3-02] 2015-Sep-11



#### **Content Guide**

- 1 General Description
- 1 Key Benefits & Features
- 2 Applications
- 2 Block Diagram
- 3 Detailed Description
- 5 Pin Assignment
- 6 Absolute Maximum Ratings
- 7 Electrical Characteristics
- 11 Timing Characteristics
- 11 Timing Diagrams
- 12 Typical Operating Characteristics
- 15 I<sup>2</sup>C Protocol

#### 16 Register Description

- 17 Command Register
- 18 System Timing
- 20 Enable Register (0 x 00)
- 21 RGBC Integration Time Register (0x01)
- 21 Wait Time Register (0x03)
- 22 Clear Channel Interrupt Threshold Registers (0x04 0x0b)
- 22 Proximity Interrupt Threshold Registers (0x04 0x0b)
- 23 Interrupt Persistence Register (0x0C)
- 24 Configuration Register (0x0D)
- 25 Proximity Pulse Count Register (0x0E)
- 25 Control Register (0x0F)
- 26 Revision Register (0x11)
- 26 ID Register (0x12)
- 26 Status Register (0x13)
- 27 RGBC Data Registers (0x14 0x1b)
- 27 Proximity Data Registers (0x1c 0x1d)
- 28 Application Information
- 29 PCB Pad Layout
- 30 Package Drawings & Markings
- 31 Mechanical Data

#### 32 Soldering and Storage Information

- 32 Soldering Information
- 33 Storage Information
- 33 Moisture Sensitivity
- 33 Shelf Life
- 33 Floor Life
- 33 Rebaking Instructions
- 34 Ordering & Contact Information
- 35 RoHS Compliant & ams Green Statement
- 36 Copyrights & Disclaimer
- 37 Document Status
- 38 Revision Information

ams Datasheet Page 39
[v3-02] 2015-Sep-11 Document Feedback

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ams:

TMD37821