

# TS68C429A CMOS ARINC 429 Multichannel Receiver/Transmitter (MRT)

# **Datasheet**

#### **Features**

- Eight Independent Receivers (Rx)
- Three Independent Transmitters (Tx)
- Full TS68K Family Microprocessor Interface Compatibility
- 16-bit Data-bus
- ARINC 429 Interface: "1" and "0" Lines, RZ Code
- Support all ARINC 429 Data Rate Transfer and up to 2.5 Mbit/s
- Multi Label Capability
- Parity Control: Odd, Even, No Parity, Interrupt Capability
- Independent Programmable Frequency for Rx and Tx Channels
- Eight Messages FIFO per Tx Channel
- Independent Interrupt Request Line for Rx and Tx Functions
- · Vectored Interrupts
- · Daisy Chain Capability
- . Direct Addressing of all Registers
- Test Modes Capability
- 20 MHz Operating Frequency
- Self-test Capability for Receiver Label Memories and Transmit FiFO
- Low Power: 400 mW

# **Description**

The TS68C429A is an ARINC 429 controller. It is an enhanced version of the EF 4442 and it is designed to be connected to the new 16- or 32-bit microprocessors, especially these of the e2v TS68K family.

# **Screening**

- MIL-STD-883, Class B
- DESC Drawing 5962-955180
- e2v Standards



# **Application Note**

A detailed application note is available "AN 68C429A" on request.



## Hardware Overview

The TS68C429A is a high performance ARINC 429 controller designed to interface primary to the e2v TS68K family microprocessor in a straight forward fashion (see "Application Notes" on page 35). It can be connected to any TS68K processor family with an asynchronous bus with some additional logic in some cases.

As shown in Figure 1-1 on page 3, the TS68C429A is divided into five main blocks, the microprocessor interface unit (MIU), the logical control unit (LCU), the interrupt control unit (ICU), the receiver channel unit (RCU) and the transmitter channel unit (TCU).

- The MIU handles the interface protocol of the host processor. Through this unit, the host sees the TS68C429A as a set of registers.
- The LCU controls the internal data flow and initializes the TS68C429A.
- The ICU manages one interrupt line for the RCU and one for the TCU. Each of these two parts has a daisy chain capability. All channels have a dedicated vectored interrupt answer. Receiver channels priority is programmable.
- The RCU is composed of 8 ARINC receiver channels made of:
  - a serial to parallel converter to translate the two serial signals (the "1" and "0" in RZ code) into two 16-bit words,
  - a memory to store the valid labels,
  - a control logic to check the validity of the received message,
  - a buffer to keep the last valid received message.
- The TCU is composed of three ARINC transmitter channels made of:
  - a parallel to serial converter to translate the messages into two serial signals (the "1" and "0" in RZ code),
  - a FIFO memory to store eight 32-bit ARINC messages,
  - a control logic to synchronize the message transmitter (parity, gap, speed, etc.).
- Test facility: Rx inputs can be internally connected to TX3 output.
- Self-test facility: The receiver control label matrix and transmitter FIFO can be tested. This self-test can be used to verify the integrity of the TS68C429A memories.

Figure 1-1. Simplified Block Diagram



# 2. Package

See "Package Mechanical Data" on page 41 and "Terminal Connections" on page 42.

Table 2-1. Signal Description

| Pin Name         | Туре | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0-8             | ı    | Address bus. The address bus is used to select one of the internal registers during a processor read or write cycle.                                                                                                                                                                                                                                                                                                                                                                                     |
| D0-15            | I/O  | This bi-directional bus is used to receive data from or transmit data to an internal register during a processor read or write cycle. During an interrupt acknowledge cycle, the vector number is given on the lower data bus (D0 – D7).                                                                                                                                                                                                                                                                 |
| CS               | I    | Chip select (active low). This input is used to select the chip for internal register access.                                                                                                                                                                                                                                                                                                                                                                                                            |
| LDS              | I    | Lower data strobe. This input (active low) validates lower data during $R/\overline{W}$ access (D0-D7).                                                                                                                                                                                                                                                                                                                                                                                                  |
| <del>UDS</del>   | I    | Upper data strobe. This input (active low) validates upper data during R/W access (D8-D15).                                                                                                                                                                                                                                                                                                                                                                                                              |
| $R/\overline{W}$ | I    | Read/write. This input defines a data transfer as a read (high) or a write (low) cycle.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DTACK            | 0    | Data transfer acknowledge. If the bus cycle is a processor read, the chip asserts $\overline{\text{DTACK}}$ to indicate that the information on the data bus is valid. If the bus cycle is a processor write, $\overline{\text{DTACK}}$ acknowledges the acceptance of the data by the MRT. $\overline{\text{DTACK}}$ will be asserted during chip select access ( $\overline{\text{CS}}$ asserted) or interrupt acknowledge cycle ( $\overline{\text{IACKTX}}$ or $\overline{\text{IACKRK}}$ asserted). |
| ĪRQTX            | 0    | Interrupt transmit request. This open drain output signals to the processor that an interrupt is pending from the transmission part of the MRT. There are 6 causes that can generate an interrupt request (2 per channel: FIFO empty and end of transmission).                                                                                                                                                                                                                                           |
| IACKTX           | I    | Interrupt transmit acknowledge. If IRQTX is active, the MRT will begin an interrupt acknowledge cycle. The MRT will generate a vector number to the processor which is the highest priority channel requesting interrupt service.                                                                                                                                                                                                                                                                        |
| ĪEITX            | ı    | Interrupt transmit enable in. This input, together with IEOTX signal, provides a daisy chained interrupt structure for a vectored scheme. IEITX (active low) indicates that no higher priority device is requesting interrupt service.                                                                                                                                                                                                                                                                   |
| IEOTX            | О    | Interrupt transmit enable out. This output, together with IEITX signal, provides a daisy chained interrupt structure for a vectored interrupt scheme. IEOTX (active low) indicates to lower priority devices that neither the TS68C429A nor any highest priority peripheral is requesting an interrupt.                                                                                                                                                                                                  |
| ĪRQRX            | 0    | Interrupt transmit request. This open drain output signals to the processor that an interrupt is pending from the receiving part of the chip. There are 9 causes that can generate an interrupt request (1 per channel: valid message received, and 1 for bad parity on a received message).                                                                                                                                                                                                             |
| IACKRX           | I    | Interrupt receive acknowledge. Same function as IACKTX but for receiver part.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ĪEIRX            | I    | Interrupt receive enable in. Same function as IEITX but for receiver part.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ĪEORX            | I    | Interrupt receive enable out. Same function as IEOTX but for receiver part.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| TX1H             | 0    | Transmission "1" line of the channel 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TX1L             | 0    | Transmission "0" line of the channel 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TX2H             | 0    | Transmission "1" line of the channel 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TX2L             | 0    | Transmission "0" line of the channel 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| ТХЗН             | 0    | Transmission "1" line of the channel 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TX3L             | 0    | Transmission "0" line of the channel 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| RX1H             | I    | Receiving "1" line of the channel 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                  |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

 Table 2-1.
 Signal Description (Continued)

| Pin Name             | Туре | Function                                                                                                         |  |
|----------------------|------|------------------------------------------------------------------------------------------------------------------|--|
| RX1L                 |      | Receiving "0" line of the channel 1.                                                                             |  |
| RX2H                 | I    | Receiving "1" line of the channel 2                                                                              |  |
| RX2L                 | I    | Receiving "0" line of the channel 2.                                                                             |  |
| RX3H                 | I    | Receiving "1" line of the channel 3.                                                                             |  |
| RX3L                 | I    | Receiving "0" line of the channel 3.                                                                             |  |
| RX4H                 | I    | Receiving "1" line of the channel 4.                                                                             |  |
| RX4L                 | I    | Receiving "0" line of the channel 4.                                                                             |  |
| RX5H                 | ı    | Receiving "1" line of the channel 5.                                                                             |  |
| RX5L                 | ı    | Receiving "0" line of the channel 5.                                                                             |  |
| RX6H                 | I    | Receiving "1" line of the channel 6.                                                                             |  |
| RX6L                 | ı    | Receiving "0" line of the channel 6.                                                                             |  |
| RX7H                 | I    | Receiving "1" line of the channel 7.                                                                             |  |
| RX7L                 | I    | Receiving "0" line of the channel 7.                                                                             |  |
| RX8H                 | I    | Receiving "1" line of the channel 8.                                                                             |  |
| RX8L                 | I    | Receiving "0" line of the channel 8.                                                                             |  |
| RESET                | I    | This input (active low) will initialize the TS68C429A registers.                                                 |  |
| V <sub>CC</sub> /GND | 1    | These inputs supply power to the chip. The $V_{\rm CC}$ is powered at +5 volts and GND is the ground connection. |  |
| CLK-SYS              | I    | The clock input is a single-phase signal used for internal timing of processor interface.                        |  |
| CLK-ARINC            | I    | This input provides the timing clock to synchronize received/transmitted messaged.                               |  |

Figure 2-1 illustrates the functional signal groups.

Figure 2-1. Functional Signal Groups Diagram



# 3. Scope

This drawing describes the specified requirements for the ARINC multi channel receiver/transmitter, in compliance either with MIL-STD-863 class B or SMD drawing.

# 4. Applicable Documents

#### 4.1 MIL-STD-883

- MIL-STD-883: test methods and procedures for electronics
- 2. MIL-STD-38535: general specifications for microcircuits.
- 3. MIL-STD-1835 microcircuit case outlines.
- 4. DESC/SMD.

# 5. Requirements

### 5.1 General

The microcircuits are in accordance with the applicable document and as specified herein.

## 5.2 Design and Construction

#### 5.2.1 Terminal Connections

Depending on the package, the terminal connections is detailed in "Terminal Connections" on page 42.

#### 5.2.2 Package

The circuits are packaged in a hermetically sealed ceramic package which is conform to case outlines of MIL-STD 1835 (when defined):

- PGA 84,
- CQFP 132.

The precise case outlines are described at the end of this specification ("Package Mechanical Data" on page 41) and into MIL-STD-1835.

#### 5.2.3 Special Recommended Conditions for CMOS Devices

CMOS Latch-up

The CMOS cell is basically composed of two complementary transistors (a P-channel and an N-channel), and, in the steady state, only one transistor is turned-on. The active P-channel transistor sources current when the output is a logic high and presents a high impedance when the output is a logic low. Thus the overall result is extremely low power consumption because there is no power loss through the active P-channel transistor. Also since only once transistor is determined by leakage currents.

Because the basic CMOS cell is composed of two complementary transistors, a parasitic semiconductor controlled rectifier (SCR) formed and may be triggered when an input exceeds the supply voltage. The SCR that is formed by this high input causes the device to become "latched" in a mode that may result in excessive current drain and eventual destruction of the device. Although the device is implemented with input protection diodes, care should be exercised to ensure that the maximum input voltages specification is not exceeded from voltage transients; others may require no additional circuitry.

• CMOS/TTL Levels

The TS68C429A doesn't satisfy totally the input/output drive requirements of TTL logic devices, see Table 7-1 on page 11.

#### 5.3 Electrical Characteristics

Table 5-1. Absolute Maximum Ratings

| Symbol             | Parameter             | Test Conditions      | Min         | Max  | Unit |
|--------------------|-----------------------|----------------------|-------------|------|------|
| V <sub>CC</sub>    | Supply Voltage        |                      | -0.3        | +7.0 | V    |
| V <sub>I</sub>     | Input Voltage         |                      | -0.3        | +7.0 | V    |
| P <sub>DMAX</sub>  | Max Power Dissipation |                      |             | 400  | mW   |
| <b>T</b>           | Operating Temperature | M suffix             | <b>-</b> 55 | +125 | °C   |
| T <sub>CASE</sub>  |                       | V suffix             | -40         | +85  | °C   |
| T <sub>STG</sub>   | Storage Temperature   |                      | <b>-</b> 55 | +150 | °C   |
| T <sub>J</sub>     | Junction Temperature  |                      |             | +160 | °C   |
| T <sub>LEADS</sub> | Lead Temperature      | Max 5 sec. soldering |             | +270 | °C   |

Unless otherwise stated, all voltages are referenced to the reference terminal.

Table 5-2. Recommended Condition of Use

| Symbol             | Parameter                                         | Test conditions | Min         | Max  | Units |
|--------------------|---------------------------------------------------|-----------------|-------------|------|-------|
| V <sub>CC</sub>    | Supply Voltage                                    |                 | 4.5         | 5.5  | V     |
| $V_{IL}$           | Low Level Input Voltage                           |                 | -0.5        | 0.8  | V     |
| $V_{IH}$           | High Level Input Voltage                          |                 | 2.25        | 5.8  | V     |
| т                  | Operating Temperature                             | M suffix        | <b>-</b> 55 | +125 | °C    |
| T <sub>CASE</sub>  |                                                   | V suffix        | -40         | +85  | °C    |
| C <sub>L</sub>     | Output Loading Capacitance                        |                 |             | 130  | pF    |
| t <sub>r</sub> (c) | Clock Rise Time (See Figure 5-1 on page 8)        |                 |             | 5    | ns    |
| t <sub>f</sub> (c) | Clock Fall Time (See Figure 5-1 on page 8)        |                 |             | 5    | ns    |
| f <sub>c</sub>     | Clock System Frequency (See Figure 5-1 on page 8) |                 | 0.5         | 20   | MHz   |

This device contains protective circuitry against damage due to high static voltages or electrical fields: however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either GND or VCC).

Figure 5-1. Clock Input Timing Diagram



Note: Timing measurements are referenced to and from a low of 0.8-volt and a high voltage of 2.25 volts, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall will be linear between 0.8-volt and 2.25 volts.

**Table 5-3.** Thermal Characteristics

| Package  | Symbol                 | Parameter                              | Value | Unit |
|----------|------------------------|----------------------------------------|-------|------|
| PGA 68   | $\theta_{J-A}$         | Thermal Resistance Junction-to-ambient | 28    | °C/W |
| PGA 66   | $\theta_{	extsf{J-C}}$ | Thermal Resistance Junction-to-case    | 2     | °C/W |
| COED 100 | $\theta_{J-A}$         | Thermal Resistance Junction-to-ambient | 27    | °C/W |
| CQFP 132 | $\theta_{\text{J-C}}$  | Thermal Resistance Junction-to-case    | 3     | °C/W |

#### 5.3.1 Power Considerations

The average chip-junction temperature, T<sub>J</sub>, in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \cdot \theta_{JA}) \tag{1}$$

T<sub>A</sub> = Ambient Temperature, °C

θ<sub>JA</sub> = Package Thermal Resistance, Junction-to-Ambient, °C/W

$$P_D = P_{INT} + P_{I/O}$$

 $P_{INT} = I_{CC} \times V_{CC}$ , Watts-Chip Internal Power

P<sub>I/O</sub> = Power Dissipation on Input and Output Pins-User Determined

For most applications  $P_{I/O} < P_{INT}$  and can be neglected.

An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_D = K: (T_J + 273)$$
 (2)

Solving equations (1) and (2) for K gives:

$$K = P_{D} \cdot (T_{A} + 273) + \theta_{JA} \cdot P_{D}^{2}$$
 (3)

where K is a constant pertaining to the particular part K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $P_D$  and  $P_D$  can be obtained by solving equations (1) and (2) iteratively for any value of  $P_D$ .

The total thermal resistance of a package  $(\theta_{JA})$  can be separated into two components,  $\theta_{JC}$  and  $\theta_{CA}$ , representing the barrier to heat flow from the semiconductor junction to the package (case), surface  $(\theta_{JC})$  and from the case to the outside ambient  $(\theta_{CA})$ .

These terms are related by the equation:

$$\theta_{\mathsf{JA}} = \theta_{\mathsf{JC}} + \theta_{\mathsf{CA}} \tag{4}$$

 $\theta_{JC}$  is device related and cannot be influenced by the user. However,  $\theta_{CA}$  is user dependent and can be minimized by such thermal management techniques as heat sinks, ambient air cooling and thermal convection. Thus, good thermal management on the part of the user can significantly reduce  $\theta_{CA}$  so that  $\theta_{JA}$  approximately equals  $\theta_{JC}$ . Substitution of  $\theta_{JC}$  for  $\theta_{JA}$  in equation (1) will result in a lower semiconductor junction temperature.

#### 5.4 Mechanical and Environment

The microcircuits shall meet all mechanical environmental requirements of either MIL-STD-883 for class B devices or DESC devices.

## 5.5 Marking

The document where are defined the marking are identified in the related reference documents. Each microcircuit are legibly and permanently marked with the following information as minimum:

- e2v logo
- Manufacturer's part number
- Class B identification
- Date-code of inspection lot
- ESD identifier if available
- · Country of manufacturing

# 6. Quality Conformance Inspection

#### 6.1 DESC/MIL-STD-883

Is in accordance with MIL-M-38510 and method 5005 of MIL-STD-883. Group A and B inspections are performed on each production lot. Group C and D inspections are performed on a periodic basis.

### 7. Electrical Characteristics

# 7.1 General Requirements

All static and dynamic electrical characteristics specified for inspection purposes and the relevant measurement conditions are given below:

- Table 7-1, Table 7-2: Static electrical characteristics for the electrical variants.
- Table 7-3, Table 7-4, Table 7-5: Dynamic electrical characteristics.

For static characteristics (Table 7-1, Table 7-2), test methods refer to IEC 748-2 method number, where existing.

For dynamic characteristics (Table 7-3, Table 7-4, Table 7-5), test methods refer to clause 5.5 of this specification.

**Table 7-1.** DC Electrical Characteristics With  $-55^{\circ}\text{C} \leq T_{\text{CASE}} \leq +125^{\circ}\text{C}$  or  $-40^{\circ} \leq T_{\text{CASE}} \leq +85^{\circ}\text{C}$ ;  $V_{\text{CC}} = 5\text{V} \pm 10\%$ .

| Symbol          | Parameter                                                              |                                               | Min  | Max                   | Unit |
|-----------------|------------------------------------------------------------------------|-----------------------------------------------|------|-----------------------|------|
| V <sub>IH</sub> | Input High Voltage                                                     |                                               | 2.25 | V <sub>CC</sub> + 0.3 | V    |
| $V_{IL}$        | Input Low Voltage                                                      |                                               | -0.5 | 0.8                   | V    |
| $V_{OH}$        | Output High Voltage (except IRQRX, IRQ                                 | TX, DTACK: open drain outputs)                | 2.7  |                       | V    |
| $V_{OL}$        | Output Low Voltage                                                     |                                               |      | 0.5                   | V    |
| I <sub>OH</sub> | Output Source Current (except IRQRX, IRQTX, DTACK: open drain outputs) | (V <sub>OUT</sub> = 2.7V)                     |      | -8                    | mA   |
|                 | Output Sink Current                                                    | (V <sub>OUT</sub> = 0.5V)                     |      | 8                     | mA   |
| I <sub>OL</sub> | DTACK Output Sink Current                                              | (V <sub>OUT</sub> = 0.5V)                     |      | 6                     | mA   |
| I <sub>LI</sub> | Input Leakage Current                                                  | $(V_{IN} = 0 \text{ to } V_{CC})$             |      | ±20                   | μΑ   |
| IDD             | Dynamic Current <sup>(1)</sup>                                         | $(T_{CASE} = T_{min} \cdot V_{DD} = V_{max})$ |      | 65                    | mA   |

Note: 1. IDD is measured with all I/O pins at 0V, all input pins at 0V except signals  $\overline{\text{CS}}$ ,  $\overline{\text{IACKxx}}$ ,  $\overline{\text{LDS}}$ ,  $\overline{\text{UDS}}$  at 5V and CLK-SYS and CLK-ARINC which run at  $t_{\text{CYC}}$  mini.

**Table 7-2.** Capacitance  $(T_A = 25^{\circ}C)$ 

| Symbol           | Symbol Parameter        |    | Unit |
|------------------|-------------------------|----|------|
| C <sub>IN</sub>  | Input Capacitance       | 10 | pF   |
| C <sub>OUT</sub> | HI-Z Output Capacitance | 20 | pF   |

# 7.2 Clock Timing

**Table 7-3.** Clock System (CLK SYS)

| Symbol                              | Parameter           | Min | Max  | Unit |
|-------------------------------------|---------------------|-----|------|------|
| t <sub>cyc</sub> S                  | Clock Period        | 50  | 2000 | ns   |
| t <sub>CLS</sub> , t <sub>CHS</sub> | Clock Pulse Width   | 20  |      | ns   |
| t <sub>CRS</sub> , t <sub>CFS</sub> | Rise and Fall Times |     | 5    | ns   |

Table 7-4. Clock ARINC (CLK ARINC)

| Symbol                              | Parameter                 | Min | Max  | Unit |
|-------------------------------------|---------------------------|-----|------|------|
| t <sub>CYC</sub> A                  | Cycle Time <sup>(1)</sup> | 200 | 8000 | ns   |
| t <sub>CLA</sub> , t <sub>CHA</sub> | Clock Pulse Width         | 240 |      | ns   |
| t <sub>CRA</sub> , t <sub>CFA</sub> | Rise and Fall Times       |     | 5    | ns   |

Note: 1.  $t_{CYC} A \ge 4 \times t_{CYC} S$ .

### 7.3 AC Electrical Characteristics

With  $V_{CC} = 5 V_{DC} \pm 10\% V_{SS} = 0 V_{DC}$ .

 $\overline{IEIxx}$ ,  $\overline{IEOxx}$ ,  $\overline{IACKxx}$ , must be understood as generic signals (xx = RX and TX).

Figure 7-1. Read Cycle



- Notes: 1. LDS/UDS can be asserted on the next or previous CLK-SYS period after CS goes low but (4) must be met for the next period.
  - 2. The cycle ends when the first of  $\overline{\text{CS}}$ ,  $\overline{\text{LDS}}/\overline{\text{UDS}}$  goes high.

Figure 7-2. Write Cycle



Note: 1. LDS/UDS can be asserted on the same or previous CLK-SYS period as CS but (3) and (4) must be met.

Figure 7-3. Interrupt Cycle (IEIxx = 0)



Notes: 1. If  $\overline{\text{UDS}} = 1$ , D15-D8 stay hi-z else D15-D8 drive the bus with a stable unknown value.

2. If IEOxx goes low, neither vector nor DTACK are generated, else IEOxx stays inactive and a vector is generated (D7-D0 and DTACK).

Figure 7-4. Interrupt Cycle (IEIxx = 1)



Notes: 1. If  $\overline{\text{UDS}}$  = 1, D15-D8 stay hi-z else D15-D8 drive the bus with a stable unknown value.

2. If IEOxx goes low, neither vector nor DTACK are generated, else IEOxx stays inactive and a vector is generated (D7-D0 and DTACK)

# TS68C429A

Table 7-5. Timing Characteristic

| Number | Symbol              | Parameter                                       | Min | Max | T/G <sup>(1)</sup> | Unit |
|--------|---------------------|-------------------------------------------------|-----|-----|--------------------|------|
| 1      | t <sub>AVCSL</sub>  | Address valid to $\overline{\text{CS}}$ low     | 0   | _   | Т                  | ns   |
| 2      | t <sub>RWVCSL</sub> | R/W valid to CS low                             | 0   | _   | Т                  | ns   |
| 3      | t <sub>DIVDSL</sub> | Data in valid to LDS/UDS low                    | 0   | -   | Т                  | ns   |
| 4      | t <sub>SVCL</sub>   | CS, LDS/UDS, IACKxx valid to CLK-SYS low        | 5   | -   | Т                  | ns   |
| 5      | t <sub>CLDKL</sub>  | CLK-SYS low to DTACK low                        | _   | 45  | Т                  | ns   |
| 6      | t <sub>CLDOV</sub>  | CLK-SYS low to data out valid                   | -   | 50  | Т                  | ns   |
| 7      | t <sub>DKLDOV</sub> | DTACK low to data out valid                     | _   | 10  | G                  | ns   |
| 8      | t <sub>SHDKH</sub>  | CS or LDS/UDS or IACKxx high to DTACK high      | _   | 35  | G                  | ns   |
| 9      | t <sub>SHDXZ</sub>  | CS or LDS/UDS or IACKxx high to DTACK hi-z      | -   | 50  | G                  | ns   |
| 10     | t <sub>SHDOZ</sub>  | CS or LDS/UDS or IACKxx high to data out hi-z   | _   | 25  | G                  | ns   |
| 11     | t <sub>ILIOL</sub>  | IEIxx or IACKxx low to IEOxx low                | _   | 35  | Т                  | ns   |
| 12     | t <sub>IKHIOH</sub> | ĪĀCKxx high to IEOxx high                       | _   | 40  | Т                  | ns   |
| 13     | t <sub>IILDKL</sub> | IEIxx low to DTACK low                          | _   | 40  | Т                  | ns   |
| 14     | t <sub>IILDOV</sub> | IEIxx low to data out valid                     | _   | 45  | Т                  | ns   |
| 15     | t <sub>SH</sub>     | CS, IACKxx, LDS/UDS inactive time               | 15  | -   | Т                  | ns   |
| 16     | t <sub>DKLSH</sub>  | DTACK low to CS or LDS/UDS or IACKxx high       | 0   | _   | G                  | ns   |
| 17     | t <sub>SHAH</sub>   | CS or LDS/UDS high to address hold time         | 0   | _   | G                  | ns   |
| 18     | t <sub>SHRWI</sub>  | CS or LDS/UDS high to R/W invalid               | 0   | _   | G                  | ns   |
| 19     | t <sub>DKLDIH</sub> | DTACK low to data in hold time                  | 0   | _   | G                  | ns   |
| 20     | t <sub>SHDOH</sub>  | CS or LDS/UDS or IACKxx high data out hold time | 0   |     | G                  | ns   |

Note: 1. T/G = Tested/Guaranteed.

# 8. Functional Description

# 8.1 Receiver Channel Unit (RCU)

#### 8.1.1 Overview

The RCU is composed of 8 ARINC receiver channels and has per channel:

- a serial to parallel converter to translate the two serial signals in two 16-bit words,
- a memory to store the authorized labels,
- a control logic to check the validity of the received message,
- a buffer to keep the last valid received message.

#### 8.1.2 Inputs

Each receiver channel has two input lines, receiving line high (RxiH) and receiving line low (RXiL) which are not directly compatible with the bipolar modulated ARINC line. This ARINC three-level state signals ("HIGH", "NULL", "LOW") should be demultiplexed to generate the two RZ lines according to Figure 8-1.

Figure 8-1.



## 8.1.3 Description

Each channel has a test mode in which the input signals (RXiH, RXiL), are internally connected to the third Transmit Channel Lines. This selection is done by programming the Test bit in the receiver control register (see "Register Description" on page 17) except this difference, the TS68C429A behaves exactly the same manner in the two modes. The receiver channel block diagram is given in Figure 8-2.

ARINC signals being asynchronous, the RCU first rebuilds the received clock in order to transfer the data within the shift-register and when the Gap-controller has detected the end of the message, tests the message validity according to the criteria listed hereafter.

To detect the end of the message, the Gap-Controller waits for a Gap after the last received bit. To do so, at each CLK ARINC cycle, a counter is incremented and compared to the content of the Gap-Register which has the user programmed value. If both values are equal, the counter is stopped and an internal end of message signal is generated. This counter is reseted on the falling edge of the rebuilt clock. Figure 8-2 shows the gap detection principle.

When the end of message is detected, the TS68C429A verifies the following points:

- the number of received bits must be 32,
- if requested the message parity (see "Register Description") is compared to the parity bit of the message,
- the message label must be equal to one of the label stored in the Label Control Matrix,
- the Buffer is empty (that is: the last message has been read). The corresponding bit in the Statusregister (see logical interface unit), has been cleared,
- when all four conditions are met, the message is transferred from the Shift-register to the Buffer and the corresponding bit is set in the Status-register. If the interrupt mode is enabled (see "General Circuit Control" on page 24) the IRQRX line is activated.

If not, reception of a new message is enabled, see Note.

If only the message parity is incorrect, an interrupt can be generated (see "Register Description").

The Buffer is seen as two 16-bit word registers, the Most Significant Word of the message (MSW) is contained in the lower address, the Less Significant Word of the message (LSW) is contained in the upper address. The MSW should be read first because reading the LSW will release the buffer and allow transfer of a new message from the Shift-register.

Figure 8-2. Receiver Channel Block Diagram



Note: A valid message is stored in the Shift-Reg. until a new message arrives and so may be transferred to the message buffer as soon as the buffer is "freed".





# 8.1.4 Register Description

Four registers are associated to each receiver channel. These four registers are:

- a) receiver control
- b) gap register
- c) message buffer
- d) label control matrix

### • Register Control Register

This read/write register controls the function of the related receiver channel:

The lowest value will give the highest priority. If two channels have the same priority, one of them will never be able to send its interrupt vector to the microprocessor. Each channel must have a unique channel priority order.

Figure 8-4.



 Table 8-1.
 Register Control Register Description

| Bit    | Function                                | Comments                                                                                                         |
|--------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Bit 15 | Channel enable                          | 0: channel is out of service 1: channel is in service                                                            |
| Bit 14 | Test mode                               | external ARINC lines as input (normal operation)     third transmitter lines as input (test mode)                |
| Bit 13 | Label control                           | 0: no control, all the labels are accepted 1: automatic check of the label according to the label control matrix |
| Bit 12 | LCMWE label control matrix write enable | 0: receiving mode (write to the matrix are disabled) 1: programmation mode for labels control matrix             |
| Bit 11 | Parity control                          | 0: even parity check 1: odd parity check                                                                         |
| Bit 10 | Parity control                          | 0: parity check is disable 1: parity check is enable                                                             |
| Bit 9  | Not used                                |                                                                                                                  |
| Bit 8  | Not used                                |                                                                                                                  |

 Table 8-1.
 Register Control Register Description (Continued)

| Bit        | Function                                                                            | Comments                                                                                                                                                                                                |
|------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 7      | Wrong parity: this feature is enabled only if the self-test register bit 0 is set 1 | 0: received message parity is correct if read, reset wrong parity flag if written.     1: an incorrect received message parity has been detected (the corresponding message is lost) (set by hardware). |
| Bit 6      | Not used                                                                            |                                                                                                                                                                                                         |
| Bit 5      | Not used                                                                            |                                                                                                                                                                                                         |
| Bit 4      | Not used                                                                            |                                                                                                                                                                                                         |
| Dit O to O | Channel priority ander                                                              | The lowest value will give the highest priority. Each channel must have a unique channel priority order.                                                                                                |
| Bit 0 to 3 | Channel priority: order                                                             | If several messages are pending, the interrupt vector will account for highest priority channel.                                                                                                        |

#### • Gap Register (Figure 8-5)

The gap register is accessible for writing operations only. It contains the value on which the gap counter will be stopped and will generate the end of the message signal (see "Inputs" on page 15). The value is interpreted as a multiple of the CLK ARINC period.

Figure 8-5. Gap Register Description



The value of the gap register must be chosen so as to generate the end of the message before the minimal gap as defined in the ARINC-429 norm.

#### Message Buffer

The Buffer is made of two 16-bit registers, the Most Significant Word of the message (MSW) is contained in the lower address register, the Least Significant Word of the message (LSW) is contained in the upper address register. For correct behavior, the MSW must be read before the LSW. They are accessible in read mode only and 16-bit access is mandatory.

#### Label Control Matrix

The label control matrix is a 256 x 1 bit memory. There is one memory per channel.

The address is driven by the incoming label, the output data is used to validate this incoming message label (see Figure 8-6). To program this matrix, the LCMWE (label control matrix write enable) bit of the receiver-control-register should be set to "1" to allow the access. At this time, the address is driven by the external address bus and the data are written from the data bus D7 to D0 (one per channel according to Figure 8-7). Any write to a matrix on which the LCMWE is not set will not have any effect. The label control matrix can be written or read in byte and word mode. In word mode, the state of D15-D8 is unknown. After complete programming of the matrix, the LCMWE bit should be reset to "0" to allow normal receiving mode. A "1" in the memory means that this label is allowed and a "0" means that this label must be ignored.

Figure 8-6. Label Control Matrix



Figure 8-7.



# 9. Transmitter Channel Unit (TCU)

#### 9.1 Overview

The TCU is composed of three ARINC transmit channels and has per channel:

- a parallel to serial converter to translate the messages into two serial signals,
- a FIFO memory to store eight 32-bit ARINC messages,
- a control logic to synchronize the message transmitter (parity, gap, speed...).

### 9.2 Outputs

Each transmitter channel has two output lines, Transmit line High (TXiH) and Transmit line Low (TXiL) which are not directly compatible with the bipolar modulated ARINC line. These RZ format lines should be translated by an outside device into ARINC three-level state signal according to Figure 9-1 on page 21.

Figure 9-1. Transmitter Channel Unit Outputs



### 9.2.1 Description

The block diagram of a transmit channel is given in Figure 9-2. Only the third channel can be switched to internal lines for test mode, otherwise the channels are identical. The selection of this test mode is done by programming the test bit in the transmitter-control-register (see "Register Description" on page 17). In this test mode the lines TX3H and TX3L are not driven, they are both kept at "0".

The transmit frequency is generated by dividing the ARINC clock signal (CLK ARINC) by the value contained in the frequency register. This divided clock synchronizes the shift register which sends the 32-bit word on the lines TXiH and TXiL.

The parity is computed and if requested (see "Register Description" on page 17) the parity bit (32nd bit of the message) is modified to have an odd number of "1" in the 32-bit message for odd parity or an even number of "1" in the 32-bit message for even parity.

A gap control block generates a gap between the sent messages. The value of this gap is defined by the 5 bits "transmission gap" of the transmitter-control-register, it is given in number of ARINC bit (see "Register Description" on page 17).

A FIFO control block manages the messages to be sent. Up to 8 messages can be written into the FIFO. The FIFO is seen as a two 16-bit memory words, the Most Significant Word of the message (MSW) is written in the lower address, the Least Significant Word of the message (LSW) is written in the upper address. The MSW should be written first. The access to the FIFO is 16 bits mandatory. The number of messages within the FIFO is indicated by a counter that can be read through the transmitter-control-register. This counter is incremented when the LSW is written and decremented when the message is transferred to the shift-register. The "Reset FIFO" bit is used to cancel messages within the FIFO. If a transmission is on going, the entire message will be sent. The "reset FIFO" bit remains active until written at 1 by the microprocessor. When the transmitter is disable during a transmission, the out going message is lost.

When the FIFO is empty, a bit is set in the status-register (see "General Circuit Control" on page 24). If the interrupt mode is enabled (see "General Circuit Control" on page 24) the IRQTX line is activated.

When the transmitter FIFO is empty and when no transmission is on going, the first write access to the FIFO has to be preceded by the following sequence: disable and enable transmission (see Figure 10-9: First FIFO access).

Figure 9-2. Transmitter Channel Block Diagram



### 9.2.2 Register Description

Three registers are associated to each transmitter channel:

- the frequency register,
- the transmitter control register,
- the FIFO.

#### • The Frequency Register

The frequency register is only accessible for writing operations by the user and contains the frequency divider.

Figure 9-3. Frequency Register



The transmission frequency can be computed by dividing the CLK ARINC frequency by the frequency register value.

The frequency register must be loaded with a value greater or equal to 2.

### • The Transmitter Control Register

The transmitter control register is accessible for reading and writing operations.

Figure 9-4. Transmitter Control Register



**Table 9-1.** Transmission Control Register Description

| Bit          | Function                | Comments                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 15       | Enable transmission     | <ul> <li>0: channel out of service (stops on going transmission)</li> <li>1: channel in service</li> <li>1 to 0: transition is not allowed at the same time as an 1 to 0 transition of the bit 4</li> <li>when the transmitter FIFO is empty and when no transmission is on going, the first write access to the FIFO has to be preceded by the following sequence: reset to 0 and then set to 1</li> </ul> |
| Bit 14       | Test (only 3rd channel) | o: normal operating     test, output are only driven on internal lines for input testing                                                                                                                                                                                                                                                                                                                    |
| Bit 13 to 12 | Not used                |                                                                                                                                                                                                                                                                                                                                                                                                             |
| Bus 11       | Parity control          | even parity calculation     dd parity calculation                                                                                                                                                                                                                                                                                                                                                           |
| Bit 10       | Parity control          | parity disable, Bit 32 of the message stays unchanged     parity enable. Bit 32 of the message will be forced by parity control                                                                                                                                                                                                                                                                             |
| Bit 9 to 5   | Transmission gap        | "transmission gap" which is the delay between two 32-bit ARINC messages (in ARINC bit)                                                                                                                                                                                                                                                                                                                      |
| Bit 4        | Reset FIFO              | <ul> <li>- write a 0 in this bit reset the FIFO counter</li> <li>- this bit must be set to 1 before any write in the transmit buffer.</li> <li>- 1 to 0: transition is not allowed at the same time as an 1 to 0 transition of the bit 15</li> </ul>                                                                                                                                                        |
| Bit 3 to 0   | Number of msg           | these four bits indicate the available space within the FIFO                                                                                                                                                                                                                                                                                                                                                |

#### • FIFO

The FIFO is seen as two 16-bit words. The Most Significant Word (MSW) must be written first. The Least Significant Word (LSW) write increments the FIFO counter.

Before any write, the user should verify that the FIFO is not full. If the FIFO is full, any write to the FIFO will be lost.

### 9.3 General Circuit Control

#### 9.3.1 Logical Control Unit (LCU)

The LCU mainly distributes the clocks and reset within the MRT. The reset signal, active low is an asynchronous signal. When it occurs, all registers are reset to zero except the Label-Control-Matrix which is not initialized and the Status-Register which is set to FC00 (hex). Reset duration must be greater than 4 clk-cyc periods.

The LCU contains the Status-register. This read/write register indicates the state of the internal operations. It is also the image of the pending interrupts if they are not masked. Clearing a bit "RX-Channel-i" will cancel the received message and release the Message-buffer for reception of a new message. The "End of TX on channel-i" Is set only when the involved channel FIFO is empty. The format of the Status-Register is given below.

Figure 9-5. Status Register



**Table 9-2.** Description of LCU Status Register

| Bit                        | Function                                                                                                                                  | Comments                                                                                                          |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Bit 15, 13, 11             | FIFO channel 3, 2, 1 empty                                                                                                                | 0: FIFO not empty 1: FIFO empty                                                                                   |
| Bit 14, 12, 10             | End of transmission on channel 3, 2, 1                                                                                                    | Transmission occurs     No transmission actually                                                                  |
| Bit 8                      | RX wrong parity. This feature is available only if self-test register bit 0 is set to 1. This bit must be reset to 0 by user when needed. | O: No wrong parity received  1: At least one receiver has received a message with wrong parity (set by hardware). |
| Bit 7, 6, 5, 4, 3, 2, 1, 0 | Receiving channel 8, 7, 6, 5, 4, 3, 2, 1                                                                                                  | Waiting for message     Received correct message                                                                  |

### 9.3.2 Microprocessor Interface Unit (MIU)

This interface which is directly compatible with the e2v TS68K family is based on an asynchronous data transfer.

The data exchange is mandatory on 16 bits for access to the FIFO messages (transmitter) and to the message buffer (receiver). For other access it can be on byte on D0-D7 with LDS assertion or an D8-D15 with UDS assertion.

Figure 9-6 and Figure 9-7 on page 27 show the read and write flow chart.

Figure 9-6. Read Cycle Flow Chart



Figure 9-7. Write Cycle Flow Chart



### 9.3.3 Interrupt Control Unit (ICU)

#### Daisy Chain

The ICU is composed of 2 interrupt blocks with a daisy chain capability (transmitter and receiver blocks). The daisy chain allows more than one circuit to be connected on the same interrupt line. Figure 9-8 shows the use of a daisy chain. IRQxx, IACKxx, IEIxx, IEOxx must be understood as generic signals. They are IRQTX, IACKTX, IEITX, IEOTX for the transmitter block and IRQRX, IACKRX, IEIRX, IEORX for the receiver block.

If IEIxx = 0, no higher device have an interrupt pending on the same line so the interrupt is requested and the IEOxx is forced high to disable lowest devices to generate interrupt. If IEIxx = 1, it waits for the condition IEIxx = 0. When IEIxx is tied high, IEOxx is forced high.

The daisy chains can be used to program a priority between receivers and transmitters interrupts when only one interrupt level is needed. An example is given in "Microprocessor Interface" on page 35.

General use of chaining function **IRQxx IRQxx** Lower Higher priority priority chip chip **IEIxx IEOxx** not used **IEIxx IEOxx** min **IACKxx IACKxx** 

Figure 9-8. Interrupt Control Unit Daisy Chain Use

#### Vectored Interrupt

They are 15 possibilities to generate an interrupt and two lines to handle them. To be more efficient, a unique vector number for each cause is given to the microprocessor as an answer to an IRQ. Figure 9-9 shows the interrupt acknowledge sequence flow chart.

Figure 9-9. Interrupt Acknowledge Sequence Flow Chart



#### • Register Description

Any internal status change that induces a bit to be set in the status-register will generate an interrupt if this cause is enabled by the Mask-register and if no highest priority cause is already activated or pending.

For the receiver blocks, the priority is programmable (see interrupt vector number description). For the transmitter block, the End-of-transmission has higher priority than FIFO-empty and channel 1 has higher priority than channel 3.

The RX wrong parity bit can be set only if self-test register bit 0 is set to 1.

The user has to check which receiver has it receiver control register bit 7 set to 1.

At the end of the interrupt procedure, the user must reset RX wrong parity bit to 0.

RX wrong parity is the highest interrupt priority source for the receiver part of the MRT.

#### • The Mask Register

The mask register is accessible for reading and writing operations. The mask register is used to disable interrupt source. The bit order is the same as in the status register. A "0" indicates that this source is disable, a "1" enables an interrupt for this source.

Figure 9-10. Mask Register



#### • The Base Register

The base register is only accessible for writing operations by the user. The base register must be programmed at the initialization phase. It contains the base for the vector generation during an interrupt acknowledge. This allows the use of several peripherals. If not programmed interrupt vector is set to \$OF.

Figure 9-11. Base Register



### • The Interrupt Vector Number

During an interrupt acknowledge cycle, an 8-bit vector number is presented to the microprocessor on D0-D7 lines. This vector number corresponds to the interrupt source requesting service. The format of this number is given below.

Figure 9-12.



```
Bit 3 to 0: Interrupt source:

0000: Msg on receiving channel 1
0001: Msg on receiving channel 2
0010: Msg on receiving channel 3
0011: Msg on receiving channel 3
0011: Msg on receiving channel 4
0100: Msg on receiving channel 5
0101: Msg on receiving channel 6
0110: Msg on receiving channel 7
0111: Msg on receiving channel 7
0111: Msg on receiving channel 8
1000: RX wrong parity
1001: Not used
1010: End of transmission on channel 1
1011: FIFO of channel 1 empty
1100: End of transmission on channel 2
1101: FIFO of channel 2 empty
1110: End of transmission on channel 3
```

1111: FIFO of channel 3 empty

# 9.4 Self-test Description

A self-test has been implemented for the receiver control label matrix RAM and the transmitter FIFO. This test can be used to guarantee the good behavior of the different MRT's memories.

#### 9.4.1 Register Description

Figure 9-13. Self-test Register



The self-test register can be split in three parts:

- 1. bit 0: Used to enable receiver wrong parity detection. This bit has been implemented to guarantee compatibility with previous designs:
  - 0: Receiver wrong parity detection disable,
  - 1: Receiver wrong parity detection enable.
- 2. Self-test command:
  - bit 5: Receiver test clock mode:
    - 0: If CLK-SYS is less or equal to 10 MHz,
    - 1: If CLK-SYS is higher than 10 MHz.
  - bit 6: Start transmitter self-test if a 0 to 1 transition is programmed (before a new self-test, the user must reprogram this bit to 0).
  - bit 7: Start receiver Label Control Matrix self-test if a 0 to 1 transition is programmed (before a new self-test, the user must reprogram this bit to 0).

#### 3. Self-test result:

bit 8: 0: Transmitter 1 self-test is running,

1: End of Transmitter 1 self-test.

bit 9: 0: Transmitter 2 self-test is running,

1: End of Transmitter 2 self-test.

bit 10: 0: Transmitter 3 self-test is running,

1: End of Transmitter 3 self-test.

bit 11: Result of Transmitter 1 self-test:

0: (if bit 8 is set to 1) self-test pass,

1: Self-test fail.

bit 12: Request of Transmitter 2 self-test:

0: (if bit 9 is set to 1) self-test pass,

1: Self-test fail.

bit 13: Result of Transmitter 3 self-test:

0: (if bit 10 is set to 1) self-test pass,

1: Self-test fail.

bit 14: 0: Receiver Label Control Matrix self-test is running,

1: End of receiver Label Control Matrix self-test.

bit 15: Result of receiver LCM self-test:

0: (if bit 14 is set to 1) self-test pass,

1: Self-test fail.

#### 9.4.2 Self-test Use

The self-test destroys the content of the tested memory. So, it could be used after system reset, during system initialization. Only one self-test (transmitters and receivers) can be performed after a reset. If the self-test must be restarted, the reset must be activated (then released) before the new self-test start.

To program the self-test:

- If the receiver self-test will be used: set to 1 LCMWE bits (for all receivers).
- 2. If receiver self-test will be used and CLK-SYS is > 10 MHz: set to self-test register bit 5.

#### 3. Start self-test:

set to 1 self-test register bit 6 for Transmitter test,

set to 1 self-test register bit 7 for Receiver RAM test.

At this point, self-test is running. The test duration is:

710 CLK-SYS periods for Transmitter self-test,

2820 CLK-SYS periods for Receiver RAM test if self-test register bit 5 is 0,

5640 CLK-SYS periods for Receiver RAM test if self-test register bit 5 is 1.

To read the self-test result, the user must:

- 1. poll the self-test register and wait for an end of test set to 1 (bits 8 to 10, bit 14) then,
- 2. read the self-test register again to have a valid result on bits 11, 12, 13, 15 according to the tests which end at point 1.

Table 9-3. Memory MAP

| Address                  | Access             | Register                                                                     |                     |
|--------------------------|--------------------|------------------------------------------------------------------------------|---------------------|
| 0H<br>1H<br>2H<br>3H     | R/W<br>W<br>R<br>R | Receiver-control-register Gap-register Message-buffer MSW Message-buffer LSW | Receiving channel 1 |
| 4H<br>5H<br>6H<br>7H     | R/W<br>W<br>R<br>R | Receiver-control-register Gap-register Message-buffer MSW Message-buffer LSW | Receiving channel 2 |
| 8H<br>9H<br>AH<br>BH     | R/W<br>W<br>R<br>R | Receiver-control-register Gap-register Message-buffer MSW Message-buffer LSW | Receiving channel 3 |
| CH<br>DH<br>EH<br>FH     | R/W<br>W<br>R<br>R | Receiver-control-register Gap-register Message-buffer MSW Message-buffer LSW | Receiving channel 4 |
| 10H<br>11H<br>12H<br>13H | R/W<br>W<br>R<br>R | Receiver-control-register Gap-register Message-buffer MSW Message-buffer LSW | Receiving channel 5 |
| 14H<br>15H<br>16H<br>17H | R/W<br>W<br>R<br>R | Receiver-control-register Gap-register Message-buffer MSW Message-buffer LSW | Receiving channel 6 |
| 18H<br>19H<br>1AH<br>1BH | R/W<br>W<br>R<br>R | Receiver-control-register Gap-register Message-buffer MSW Message-buffer LSW | Receiving channel 7 |

# TS68C429A

 Table 9-3.
 Memory MAP (Continued)

| Address      | Access | Register                  |                        |
|--------------|--------|---------------------------|------------------------|
| 1CH          | R/W    | Receiver-control-register |                        |
| 1DH          | W      | Gap-register              | Receiving channel 8    |
| 1EH          | R      | Message-buffer MSW        |                        |
| 1FH          | R      | Message-buffer LSW        |                        |
| 20H          | R/W    | Transmit-control-register |                        |
| 21H          | W      | Frequency-register        | Transmission channel 1 |
| 22H          | W      | Message-FIFO MSW          |                        |
| 23H          | W      | Message-FIFO LSW          |                        |
| 24H          | R/W    | Transmit-control-register |                        |
| 25H          | W      | Frequency-register        | Transmission channel 2 |
| 26H          | W      | Message-FIFO MSW          |                        |
| 27H          | W      | Message-FIFO LSW          |                        |
| 28H          | R/W    | Transmit-control-register |                        |
| 29H          | W      | Frequency-register        | Transmission channel 3 |
| 2AH          | W      | Message-FIFO MSW          |                        |
| 2BH          | W      | Message-FIFO LSW          |                        |
| 40H          | R/W    | Status-register           |                        |
| 41H          | R/W    | Mask-register             |                        |
| 42H          | W      | Base-register             |                        |
| 43H          | R/W    | Self-test register        |                        |
| 100H to 1FFH | R/W    | Label-control-matrix      | Receiving channels 1-8 |

MRT address 2CH to 3FH and 44H to FFH do not generate  $\overline{\text{DTACK}}$  signal (illegal address).

# 10. Application Notes

(for additional details order the AN 68C429A)

# 10.1 Microprocessor Interface

Figure 10-1. Typical Interface with TS68000



(\*) This kind of application can also work with an independant clk

**IRQTX IEITX** Interrupt IPLO - IPL2 **IEOTX** Level Encoder IRQRX IEIRX **EORX** FC0 - FC2 IACKTX Interrupt A2 Level **IACKRX** АЗ Decoder **A8** A7 A6 A5 TS68C429A TS68020 A4 Address A1 - A23 АЗ Decoder A2 A1 A0 CS ĀS DSACK0 DTACK DSACK1 D0 - 15 D16 - D31 16 UDS DS LDS R/W R/W CLK CLK - SYS CLK - ARINC 1 Mhz CLK CLK Generator Generator Generator

Figure 10-2. Typical Interface with 68020/CPU 32 Core Microcontrollers

Figure 10-3. Typical Interface with 68302



In this example, receiver interrupts have a higher priority than transmitter interrupts.

## 10.2 Programs Flow-chart

Figure 10-4. Initialization after Reset Flow-chart



Figure 10-5. Receiver without Interrupt Flow-chart



Figure 10-6. Receiver with Interrupt Flow-chart



Figure 10-7. Transmitter without Interrupt Flow-chart



Figure 10-8. Transmitter with Interrupt Flow-chart



Figure 10-9. First FIFO Access



## 11. Preparation for Delivery

#### 11.1 Packaging

Microcircuits are prepared for delivery in accordance with MIL-I-38535 or DESC.

## 11.2 Certificate of Compliance

e2v offers a certificate of compliance with each shipment of parts, affirming the products are in compliance either with MIL-STD-883 or DESC and guaranteeing the parameters not tested at temperature extremes for the entire temperature range.

## 12. Handling

MOS devices must be handled with certain precautions to avoid damage due to accumulation of static charge. Input protection devices have been designed in the chip to minimize the effect of this static buildup. However, the following handling practices are recommended:

- Devices should be handled on benches with conductive and grounded surfaces.
- Ground test equipment, tools and operator.
- Do not handle devices by the leads.
- Store devices in conductive foam or carriers.
- Avoid use of plastic, rubber, or silk in MOS areas.
- Maintain relative humidity above 50 percent if practical.

## 13. Package Mechanical Data

#### 13.1 PGA 84



#### 13.2 CQFP 132



### 14. Terminal Connections

### 14.1 84-lead PGA Assignment



## 14.2 132-lead CQFP Assignment



# 15. Ordering Information

#### 15.1 **Standard Product**

| e2v Part Number              | Norms        | Package       | Temperature Range<br>Tc (°C) | Detailed Qualification |
|------------------------------|--------------|---------------|------------------------------|------------------------|
| TS68C429AMRA<br>TS68C429AMRB | e2v Standard | 84-lead PGA   | <b>−55/+125</b>              | e2v internal           |
| TS68C429AMFA<br>TS68C429AMFB | e2v Standard | 132-lead CQFP | <b>−55/+125</b>              | e2v internal           |
| TS68C429AVRA<br>TS68C429AVRB | e2v Standard | 84-lead PGA   | -40/+85                      | e2v internal           |
| TS68C429AVFA<br>TS68C429AVRB | e2v Standard | 132-lead CQFP | -40/+85                      | e2v internal           |

#### 15.2 HI-REL Products

| e2v Part Number                  | Norms       | Package       | Temperature Range<br>Tc (°C) | Detailed Qualification |
|----------------------------------|-------------|---------------|------------------------------|------------------------|
| TS68C429AMRBCA<br>TS68C429AMRBCB | MIL-STD-883 | 84-lead PGA   | <b>−55/+125</b>              | e2v internal           |
| TS68C429AMFBCA<br>TS68C429AMFBCB | MIL-STD-883 | 132-lead CQFP | -55/+125                     | e2v internal           |

| TS                             | 68C429A            | X                                      | У                         | Z                                | ВС                               | X                                |
|--------------------------------|--------------------|----------------------------------------|---------------------------|----------------------------------|----------------------------------|----------------------------------|
| Product<br>Code <sup>(1)</sup> | Part<br>Identifier | Temperature<br>Range Tj <sup>(1)</sup> | Package <sup>(1)</sup>    | Lead finish                      | Screening<br>Level               | Revision<br>Level <sup>(1)</sup> |
| TS(X) <sup>(2)</sup>           | 68C429A            | M: -55°C, +125°C<br>V: -40°C, +85°C    | R = PGA 84<br>F = CQFP132 | 1: Hot solder dip<br>blank: Gold | BC = QML Class Q blank: standard | A<br>B                           |

- Notes: 1. For availability of the different versions, contact your local e2v sales office.
  - 2. The letter X in the part number designates a "Prototype" product that has not been qualified by e2v. Reliability of a PCX partnumber is not guaranteed and such part-number shall not be used in Flight Hardware. Product changes may still occur while shipping prototypes.

## TS68C429A

# 16. Document Revision History

Table 16-1 provides a revision history for this hardware specification.

Table 16-1. Document Revision History

| Revision Number | Date  | Substantive Change(s)                                                             |
|-----------------|-------|-----------------------------------------------------------------------------------|
| F               | 02/14 | Revised part-numbering consecutive to the change of wafer fab (see PCN #GC140351) |
| E               | 02/08 | Table 7-1 on page 11: Removed I <sub>OH</sub> of DTACK. Added DTACK in except pin |
| D               | 06/07 | Added IOL IOH spec for DTACK signal                                               |
| С               | 03/07 | Name change from Atmel to e2v                                                     |
| В               | 07/06 | Revised part-numbering consecutive to the change of wafer fab (see PCN #GC061204) |
| Α               | 09/02 | Initial revision                                                                  |

## **Table of Contents**

|   | reatures                          | 1  |
|---|-----------------------------------|----|
|   | Description                       | 1  |
|   | Screening                         | 1  |
|   | Application Note                  | 2  |
| 1 | Hardware Overview                 | 2  |
| 2 | Package                           | 4  |
| 3 | Scope                             | 6  |
| 4 | Applicable Documents              | 6  |
|   | 4.1 MIL-STD-883                   | 6  |
| 5 | Requirements                      | 6  |
|   | 5.1 General                       | 6  |
|   | 5.2 Design and Construction       | 7  |
|   | 5.3 Electrical Characteristics    | 8  |
|   | 5.4 Mechanical and Environment    | 10 |
|   | 5.5 Marking                       | 10 |
| 6 | Quality Conformance Inspection    | 10 |
|   | 6.1 DESC/MIL-STD-883              | 10 |
| 7 | Electrical Characteristics        | 10 |
|   | 7.1 General Requirements          |    |
|   | 7.2 Clock Timing                  |    |
|   | 7.3 AC Electrical Characteristics |    |
| 8 | Functional Description            | 14 |
|   | 8.1 Receiver Channel Unit (RCU)   | 14 |
| 9 | Transmitter Channel Unit (TCU)    | 20 |
|   | 9.1 Overview                      | 20 |
|   | 9.2 Outputs                       | 21 |
|   | 9.3 General Circuit Control       | 24 |
|   | 9.4 Self-test Description         | 31 |

## TS68C429A

| 10 | Application Notes              | <i>35</i> |
|----|--------------------------------|-----------|
|    | 10.1 Microprocessor Interface  | 35        |
|    | 10.2 Programs Flow-chart       | 38        |
| 11 | Preparation for Delivery       | 40        |
|    | 11.1 Packaging                 | 40        |
|    | 11.2 Certificate of Compliance | 40        |
| 12 | Handling                       | 40        |
| 13 | Package Mechanical Data        | 41        |
|    | 13.1 PGA 84                    | 41        |
|    | 13.2 CQFP 132                  | 41        |
| 14 | Terminal Connections           | 42        |
|    | 14.1 84-lead PGA Assignment    | 42        |
|    | 14.2 132-lead CQFP Assignment  | 42        |
| 15 | Ordering Information           | 43        |
|    | 15.1 Standard Product          | 43        |
|    | 15.2 HI-REL Products           | 43        |
| 16 | Document Revision History      | 44        |



#### How to reach us

Home page: www.e2v.com

Sales offices:

**Europe Regional sales office** 

e2v Itd

106 Waterhouse Lane

Chelmsford Essex CM1 2QU

England

Tel: +44 (0)1245 493493 Fax: +44 (0)1245 492492 mailto: enquiries@e2v.com

e2v sas

16 Burospace

F-91572 Bièvres Cedex

France

Tel: +33 (0) 16019 5500 Fax: +33 (0) 16019 5529

mailto: enquiries-fr@e2v.com

e2v aerospace and defense inc

765 Sycamore Drive

Milpitas

California 95035

USA

Tel: +1 408 737 0992 Fax: +1 408 736 8708

mailto: enquiries-na@e2v.com

**Americas** 

e2v inc

520 White Plains Road

Suite 450 Tarrytown, NY 10591

USA

Tel: +1 (914) 592 6050 or 1-800-342-5338,

Fax: +1 (914) 592-5148

mailto: enquiries-na@e2v.com

**Asia Pacific** 

e2v Itd

11th floor

Onfem Tower

29 Wyndham Street

Central, Hong Kong

Tel: +852 3679 3648 or +852 3679 3649

Fax: +852 3583 1084

mailto: enquiries-ap@e2v.com

**Product Contact:** 

e2v

4 Avenue de Rochepleine

BP 123 - 38521 Saint-Egrève Cedex

France

Tel: +33 (0)4 76 58 30 00

Hotline:

mailto: std-hotline@e2v.com

Whilst e2v has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein.

e2v semiconductors SAS 2014 0848F-HIREL-02/14

# TS68C429A