

### 3.3V Low Skew 1-to-2 Differential to LVPECL Fanout Buffer

#### **Features**

- Pin-to-pin compatible to ICS85311
- Maximum operation frequency: 800MHz
- 2 pair of differential LVPECL outputs
- CLK, nCLK pair accepts LVDS, LVPECL, LVHSTL, SSTL and HCSL input level
- Output Skew: 100ps (maximum)
- Part-to-part skew: 150ps (maximum)
- Propagation delay: 2ns (maximum)
- 3.3V power supply
- Operating Temperature: -40°C to 85°C
- Packaging (Pb-free & Green avaliable):
  - 8-pin SOIC (W)

#### **Description**

The PI6C485311 is a high-performance low-skew LVPECL fanout buffer. PI6C485311 features two selectable differential inputs and translates to four LVPECL ultra-low jitter outputs. The inputs can also be configured to single-ended with external resistor bias circuit. The CLK input accepts LPECL or LVDS or LVHSTL or SSTL or HCSL signals, and PCLK input accepts LVPECL or SSTL or CML signals. PI6C485311 is ideal for differential to LVPECL translations and/or LVPECL clock distribution. Typical clock translation and distribution applications are data-communications and telecommunications.

#### **Block Diagram**



#### Pin Diagram





#### **Pin Description**

| Name                                         | Pin# | Type | Description                                       |  |
|----------------------------------------------|------|------|---------------------------------------------------|--|
| $V_{\mathrm{EE}}$                            | 5    | P    | Connect to Negative power supply                  |  |
| CLK                                          | 7    | I_PD | Non-inverting differential clock input            |  |
| nCLK                                         | 6    | I_PU | Inverting differential clock input                |  |
| V <sub>CC</sub>                              | 8    | P    | onnect to 3.3V.                                   |  |
| $Q_1$ , $_nQ_1$                              | 3.4  | О    | Differential output pair, LVPECL interface level. |  |
| Q <sub>0</sub> , <sub>n</sub> Q <sub>0</sub> | 1,2  | О    | Differential output pair, LVPECL interface level. |  |

#### Note:

1. I = Input, O = Output, P = Power supply connection, I\_PD = Input with pull down, I\_PU = Input with pull up

#### **Pin Characteristics**

| Symbol     | Parameter                 | Conditions | Min. | Тур. | Max. | Units |
|------------|---------------------------|------------|------|------|------|-------|
| $C_{IN}$   | Input Capacitance         |            |      |      | 4    | pF    |
| R_pullup   | Input Pullup Resistance   |            |      | 50   |      | VO    |
| R_pulldown | Input Pulldown Resistance |            |      | 50   |      | ΚΩ    |

## Absolute Maximum Ratings(1)

| Symbol           | Parameter           | Conditions        | Min. | Тур. | Max.                  | Units |
|------------------|---------------------|-------------------|------|------|-----------------------|-------|
| $V_{CC}$         | Supply voltage      | Referenced to GND |      |      | 4.6                   |       |
| $V_{IN}$         | Input voltage       | Referenced to GND | -0.5 |      | V <sub>CC</sub> +0.5V | V     |
| V <sub>OUT</sub> | Output voltage      | Referenced to GND | -0.5 |      | V <sub>CC</sub> +0.5V |       |
| T <sub>STG</sub> | Storage temperature |                   | -65  |      | 150                   | °C    |

#### Note:

1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress speci fications only and correct functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

06-0283 2 P8865D 11/14/06



## **Operating Conditions**

| Symbol          | Parameter            | Conditions | Min. | Тур. | Max. | Units |
|-----------------|----------------------|------------|------|------|------|-------|
| $V_{CC}$        | Power Supply Voltage |            | 3.0  | 3.3  | 3.6  | V     |
| T <sub>A</sub>  | Ambient Temperature  |            | -40  |      | 85   | °C    |
| I <sub>EE</sub> | Power Supply Current | 500 MHz    |      |      | 60   | mA    |

### **Differential DC Input Characteristics** ( $T_A = -40^{\circ}\text{C}$ to 85°C, $V_{CC} = 3.0 \text{V}$ to 3.6V unless otherwise stated.)

| Symbol           | Parameter               |                               | Conditions                        | Min.                 | Тур. | Max.                       | Units |
|------------------|-------------------------|-------------------------------|-----------------------------------|----------------------|------|----------------------------|-------|
| - Input High     | Input High              | nCLK                          | $V_{\rm IN} = V_{\rm CC} = 3.6 V$ |                      |      | 5                          | uA    |
| $1_{ m IH}$      | I <sub>IH</sub> Current | CLK                           | $V_{\rm IN} = V_{\rm CC} = 3.6 V$ |                      |      | 150                        | uA    |
| III I 1          | Input Low<br>Current    | nCLK                          | $V_{CC} = 3.6V, V_{IN} = 0V$      | -150                 |      |                            | uA    |
|                  |                         | CLK                           | $V_{CC} = 3.6V, V_{IN} = 0V$      | -5                   |      |                            | uA    |
| V <sub>PP</sub>  | Peak-to-peak Voltage    |                               |                                   | 0.15                 |      | 1.3                        | V     |
| V <sub>CMR</sub> | Common Mode In          | put Voltage <sup>(1, 2)</sup> |                                   | V <sub>EE</sub> +0.5 |      | V <sub>CC</sub> -<br>0.85V | V     |

#### Notes:

- 1. For single ended applications, the maximum input voltage for CLK and nCLK is  $V_{CC}$ +0.3V
- 2. Common mode voltage is defined as V<sub>IH</sub>.



#### **LVPECL DC Characteristics**

 $(T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}, V_{CC} = 3.0\text{V to } 3.6\text{V}, R_L = 50\Omega \text{ to } V_{CC} - 2\text{V}, \text{ unless otherwise stated below.})$ 

| Symbol             | Pa                                               | Parameter         |                                   | Min.                 | Тур. | Max.                 | Units |
|--------------------|--------------------------------------------------|-------------------|-----------------------------------|----------------------|------|----------------------|-------|
| ī                  | Input High                                       | nCLK              | $V_{\rm IN} = V_{\rm CC} = 3.6 V$ |                      |      | 5                    |       |
| $I_{IH}$           | Current                                          | CLK               | $V_{\rm IN} = V_{\rm CC} = 3.6 V$ |                      |      | 150                  | μA    |
| I.,,               | Input Low                                        | nCLK              | $V_{CC} = 3.6V, V_{IN} = 0V$      | -150                 |      |                      | μΑ    |
| 1][_               | I <sub>IL</sub> Current                          | CLK               | $V_{CC} = 3.6V, V_{IN} = 0V$      | -5                   |      |                      |       |
| $V_{PP}$           | Peak-to-peak Voltage                             |                   |                                   | 0.3                  |      | 1                    |       |
| V <sub>CMR</sub>   | Common Mode Input Voltage; Note <sup>(1,2)</sup> |                   |                                   | V <sub>EE</sub> +1.5 |      | $V_{\rm CC}$         |       |
| V <sub>OH</sub>    | Output High Voltage                              |                   |                                   | V <sub>CC</sub> -1.4 |      | V <sub>CC</sub> -0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage                               |                   |                                   | V <sub>CC</sub> -2.0 |      | V <sub>CC</sub> -1.6 |       |
| V <sub>SWING</sub> | Peak-to-peak Out                                 | put Voltage Swing |                                   | 0.6                  |      | 1.0                  |       |

#### **Notes:**

- 1. For single ended applications, the maximum input voltage for PCLK and nPCLK is V<sub>CC</sub>+0.3V.
- 2. Common mode voltage is defined as V<sub>IH</sub>.

## **AC Characteristics**(1) ( $T_A = -40^{\circ}$ C to $85^{\circ}$ C, $V_{CC} = 3.0$ V to 3.6V, $R_L = 50\Omega$ to $V_{CC} - 2$ V, unless otherwise stated below.)

| Symbol           | Parameter                            | Conditions | Min. | Тур. | Max. | Units |
|------------------|--------------------------------------|------------|------|------|------|-------|
| f <sub>max</sub> | Output Frequency                     |            |      |      | 800  | MHz   |
| t <sub>Pd</sub>  | Propagation Delay <sup>(2)</sup>     |            | 1.0  |      | 2.0  | ns    |
| Tsk(o)           | Output-to-output Skew <sup>(3)</sup> |            |      |      | 100  |       |
| Tsk(pp)          | Part-to-part Skew <sup>(4)</sup>     |            |      |      | 150  | ps    |
| $t_r/t_f$        | Output Rise/Fall time                | 20% - 80%  | 75   |      | 300  |       |
| odc              | Output duty cycle                    |            | 40   |      | 60   | %     |

#### Notes:

- 1. All parameters are measured at 500MHz unless noted otherwise
- 2. Measured from the V<sub>CC</sub>/2 of the input to the differential output crossing point
- 3 Defined as skew between outputs at the same supply voltage and with equal load condition. Measured at the outputs differential crossing point.
- 4. Defined as skew between outputs on different parts operating at the same supply voltage and with equal load condition. Measured at the outputs differential crossing point.

06-0283 4 P8865D 11/14/06



#### **Applications Information**

#### Wiring the differenctial input to accept single ended levels

Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage  $V_REF = V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to postion the  $V_REF$  in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{DD} = 3.3V$ ,  $V_REF$  should be 1.25V and R1/R2 = 0.609.



Figure 2: Single-ended Signal Driving Differential Input

06-0283 5 P8865D 11/14/06



#### Packaging Mechanical: 8-Pin SOIC (W)



## Ordering Information (1,2)

| Ordering Code | Package Code | Package Description         |
|---------------|--------------|-----------------------------|
| PI6C485311WE  | W            | Pb-free & Green, 8-pin SOIC |

#### Notes:

- 1. Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
- 2. E = Pb-free and Green

06-0283 6 P8865D 11/14/06

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

**Diodes Incorporated:** 

PI6C485311WE PI6C485311WEX