

# **Triple 2:1 High Speed Video Multiplexer**

### **General Description**

The LMH®6572 is a high performance analog multiplexer optimized for professional grade video and other high fidelity high bandwidth analog applications. The LMH6572 provides a 290MHz bandwidth at 2  $V_{\rm PP}$  output signal levels. The 140 MHz of .1 dB bandwidth and a 1500 V/ $\mu s$  slew rate make this part suitable for High Definition Television (HDTV) and High Resolution Multimedia Video applications.

The LMH6572 supports composite video applications with its 0.02% and 0.02° differential gain and phase errors for NTSC and PAL video signals while driving a single, back terminated 75 $\Omega$  load. The LM6572 can deliver 80 mA linear output current for driving multiple video load applications.

The LMH6572 has an internal gain of 2 V/V (+6 dBv) for driving back terminated transmission lines at a net gain of 1 V/V (0 dBv).

The LMH6572 is available in the SSOP package.

# **Connection Diagram**



### **Features**

- 350 MHz, 250 mV -3 dB bandwidth
- 290 MHz, 2 V<sub>PP</sub> −3 dB bandwidth
- 10 ns channel switching time
- 90 dB channel to channel isolation @ 5 MHz
- 0.02%, 0.02° diff. gain, phase
- 0.1 dB gain flatness to 140 MHz
- 1400 V/µs slew rate
- Wide supply voltage range: 6V (±3V) to 12V (±6V)
- −78 dB HD2 @ 10 MHz
- -75 dB HD3 @ 10 MHz

### **Applications**

- RGB video router
- Multi input video monitor
- Fault tolerant data switch

### **Truth Table**

| SEL | EN | OUT     |
|-----|----|---------|
| 0   | 0  | CH 1    |
| 1   | 0  | CH 0    |
| Х   | 1  | Disable |

# **Ordering Information**

| Package      | Part Number | Package Marking | Transport Media         | NSC Drawing |
|--------------|-------------|-----------------|-------------------------|-------------|
| 16-Pin SSOP  | LMH6572MQ   | I HEEZOMO       | 95 Units/Rail           |             |
| 10-PIII 330P | LMH6572MQX  | LH6572MQ        | 2.5 Units Tape and Reel | MQA16       |

LMH® is a registered trademark of National Semiconductor Corporation.



## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

**ESD Tolerance** (Note 4) 2000V Human Body Model Machine Model 200V Supply Voltage (V+ - V-) 13.2V I<sub>OUT</sub> (Note 3) 130 mA Input Voltage Range  $\pm(V_S)$ Maximum Junction Temperature +150°C (Note 4) Storage Temperature Range -65°C to +150°C Soldering Information Infrared or Convection (20 sec) 235°C

Wave Soldering (10 sec) 235°C 260°C

# **Operating Ratings**

(Note 1)

Operating Temperature -40 °C to 85 °C Supply Voltage Range 6V to 12V

Thermal Resistance

Package  $(\theta_{JA})$   $(\theta_{JC})$  16-Pin SSOP 125°C/W 36°C/W

### ±5V Electrical Characteristics

Unless otherwise specified,  $V_S = \pm 5V$ ,  $R_L = 100\Omega$ .

| Symbol     | Parameter                           | Conditions (Note 2)                                | Min  | Тур  | Max                  | Units  |
|------------|-------------------------------------|----------------------------------------------------|------|------|----------------------|--------|
| Frequenc   | y Domain Performance                | •                                                  |      |      | ļ                    | •      |
| SSBW       | -3 dB Bandwidth                     | $V_{OUT} = 0.25 V_{PP}$                            |      | 350  |                      | MHz    |
| LSBW       | -3 dB Bandwidth (Note 6)            | V <sub>OUT</sub> = 2 V <sub>PP</sub>               | 250  | 290  |                      | MHz    |
| .1 dBBW    | 0.1 dB Bandwidth                    | $V_{OUT} = 0.25 V_{PP}$                            |      | 140  |                      | MHz    |
| DG         | Differential Gain                   | $R_L = 150\Omega$ , $f = 4.43 \text{ MHz}$         |      | 0.02 |                      | %      |
| DP         | Differential Phase                  | R <sub>L</sub> = 150Ω, f = 4.43MHz                 |      | 0.02 |                      | deg    |
| Time Don   | nain Response                       |                                                    |      |      | •                    | •      |
| TRS        | Channel to Channel Switching Time   | Logic Transition to 90% Output                     |      | 10   |                      | ns     |
|            | Enable and Disable Times            | Logic Transition to 90% or 10% Output              |      | 11   |                      | ns     |
| TRL        | Rise and Fall Time                  | 2V Step                                            |      | 1.5  |                      | ns     |
| TSS        | Settling Time to 0.05%              | 2V Step                                            |      | 17   |                      | ns     |
| OS         | Overshoot                           | 4V Step                                            |      | 5    |                      | %      |
| SR         | Slew Rate (Note 6)                  | 4V Step                                            | 1200 | 1400 |                      | V/µs   |
| Distortion |                                     |                                                    |      |      | ,                    |        |
| HD2        | 2 <sup>nd</sup> Harmonic Distortion | 2 V <sub>PP</sub> , 10 MHz                         |      | -78  |                      | dBc    |
| HD3        | 3rd Harmonic Distortion             | 2 V <sub>PP</sub> , 10 MHz                         |      | -75  |                      | dBc    |
| IMD        | 3rd Order Intermodulation Products  | 10 MHz, Two tones 2 V <sub>PP</sub> at Output      |      | -80  |                      | dBc    |
| Equivalen  | it Input Noise                      |                                                    |      |      | ,                    |        |
| VN         | Voltage                             | >1 MHz, Input Referred                             |      | 5    |                      | nV√Hz  |
| ICN        | Current                             | >1 MHz, Input Referred                             |      | 5    |                      | pA/√Hz |
| Static, DC | Performance                         |                                                    |      |      |                      | 1      |
| GAIN       | Voltage Gain                        |                                                    |      | 2.0  |                      | V/V    |
|            | Gain Error (Note 5)                 | No load, with respect to nominal gain of 2.00 V/V. |      | ±0.3 | ±0.5<br>± <b>0.7</b> | %      |



| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                 | ±14<br>±17.5<br>±5.0<br>±5.6<br>25<br>28.5<br>2.2<br>2.3 | mV μV/°C μA nA/°C dB mA          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------|
| DVIO         Average Drift         27           IBN         Input Bias Current (Note 5, Note 7)         V <sub>IN</sub> = 0V         -1.4           DIBN         Average Drift         7           PSRR         Power Supply Rejection Ratio (Note 5)         DC, Input referred 50         54           5)         48 | ±17.5<br>±5.0<br>±5.6<br>25<br>28.5<br>2.2               | μV/°C<br>μA<br>nA/°C<br>dB<br>mA |
| IBN         Input Bias Current (Note 5, Note 7)         V <sub>IN</sub> = 0V         -1.4           DIBN         Average Drift         7           PSRR         Power Supply Rejection Ratio (Note 5)         DC, Input referred 50         50           5)         48                                                 | 25<br>28.5<br>2.2                                        | μΑ nA/°C dB mA                   |
| DIBN Average Drift 7 PSRR Power Supply Rejection Ratio (Note 5) DC, Input referred 50 54 48                                                                                                                                                                                                                            | 25<br>28.5<br>2.2                                        | nA/°C<br>dB<br>mA                |
| PSRR Power Supply Rejection Ratio ( <i>Note</i> DC, Input referred 50 48 5)                                                                                                                                                                                                                                            | <b>28.5</b> 2.2                                          | dB<br>mA                         |
| 5) 48                                                                                                                                                                                                                                                                                                                  | <b>28.5</b> 2.2                                          | mA                               |
| ICC Supply Current(Note 5) No load 20 23                                                                                                                                                                                                                                                                               | <b>28.5</b> 2.2                                          |                                  |
|                                                                                                                                                                                                                                                                                                                        | 1                                                        | mΛ                               |
| Supply Current Disabled ( <i>Note 5</i> ) No load 2.0                                                                                                                                                                                                                                                                  |                                                          | mA                               |
| VIH Logic High Threshold( <i>Note 5</i> ) Select & Enable Pins 2.0                                                                                                                                                                                                                                                     |                                                          | V                                |
| VIL Logic Low Threshold ( <i>Note 5</i> ) Select & Enable Pins                                                                                                                                                                                                                                                         | 8.0                                                      | V                                |
| IiL     Logic Pin Input Current Low (Note ₹)     Logic Input = 0V   -1                                                                                                                                                                                                                                                 | ±5.0<br><b>±15</b>                                       | μΑ                               |
| liH Logic Pin Input Current High ( <i>Note 7</i> ) Logic Input = 2.0V 112 150 100                                                                                                                                                                                                                                      | 200<br><b>210</b>                                        | μΑ                               |
| Miscellaneous Performance                                                                                                                                                                                                                                                                                              |                                                          |                                  |
| RF Internal Feedback and Gain Set 650 800 Resistor Values 620                                                                                                                                                                                                                                                          | 940<br><b>1010</b>                                       | Ω                                |
| RODIS Disabled Output Resistance Internal Feedback and Gain Set 1.3 1.6 Resistors in Series to Ground                                                                                                                                                                                                                  | 1.88                                                     | kΩ                               |
| RIN+ Input Resistance 100                                                                                                                                                                                                                                                                                              |                                                          | kΩ                               |
| CIN Input Capacitance 0.9                                                                                                                                                                                                                                                                                              |                                                          | pF                               |
| ROUT Output Resistance 0.26                                                                                                                                                                                                                                                                                            |                                                          | Ω                                |
| VO         Output Voltage Range         No Load         ±3.83         ±3.9           ±3.80         ±3.80         ±3.80                                                                                                                                                                                                 |                                                          | V                                |
| VOL $R_L = 100\Omega$ $\pm 3.52$ $\pm 3.53$ $\pm 3.53$                                                                                                                                                                                                                                                                 |                                                          | V                                |
| CMIR Input Voltage Range ±2 ±2.5                                                                                                                                                                                                                                                                                       |                                                          | V                                |
| IO Linear Output Current ( <i>Note 5</i> , <i>Note</i> $V_{IN} = 0V$ +70 ±80 7)                                                                                                                                                                                                                                        |                                                          | mA                               |
| ISC Short Circuit Current ( <i>Note 3</i> ) $V_{IN} = \pm 2V$ , Output Shorted to Ground $\pm 230$                                                                                                                                                                                                                     |                                                          | mA                               |
| XTLK Channel to Channel Crosstalk V <sub>IN</sub> = 2 V <sub>PP</sub> @5 MHz -90                                                                                                                                                                                                                                       |                                                          | dBc                              |
| XTLK Channel to Channel Crosstalk V <sub>IN</sub> = 2 V <sub>PP</sub> @ 100 MHz -54                                                                                                                                                                                                                                    |                                                          | dBc                              |
| XTLK All Hostile Crosstalk In A, C. Out B, V <sub>IN</sub> = 2 V <sub>PP</sub> @ 5 MHz -95                                                                                                                                                                                                                             |                                                          | dBc                              |

# ±3.3V Electrical Characteristics

Unless otherwise specified,  $V_S = \pm 3.3 V$ ,  $R_L = 100 \Omega$ .

| Symbol    | Parameter                    | Conditions (Note 2)               | Min | Тур  | Max | Units |
|-----------|------------------------------|-----------------------------------|-----|------|-----|-------|
| Frequency | Frequency Domain Performance |                                   |     |      |     |       |
| SSBW      | -3 dB Bandwidth              | $V_{OUT} = 0.25 V_{PP}$           |     | 360  |     | MHz   |
| LSBW      | -3 dB Bandwidth              | $V_{OUT} = 2.0 V_{PP}$            |     | 270  |     | MHz   |
| 0.1 dBBW  | 0.1 dB Bandwidth             | $V_{OUT} = 0.5 V_{PP}$            |     | 80   |     | MHz   |
| GFP       | Peaking                      | DC to 200 MHz                     |     | 0.3  |     | dB    |
| DG        | Differential Gain            | R <sub>L</sub> = 150Ω, f=4.43 MHz |     | 0.02 |     | %     |
| DP        | Differential Phase           | R <sub>L</sub> = 150Ω, f=4.43 MHz |     | 0.03 |     | deg   |



| Symbol     | Parameter                           | Conditions (Note 2)                           | Min | Тур  | Max | Units |
|------------|-------------------------------------|-----------------------------------------------|-----|------|-----|-------|
| Time Doma  | ain Response                        | •                                             |     | ,    |     | •     |
| TRL        | Rise and Fall Time                  | 2V Step                                       |     | 2.0  |     | ns    |
| TSS        | Settling Time to 0.05%              | 2V Step                                       |     | 15   |     | ns    |
| OS         | Overshoot                           | 2V Step                                       |     | 5    |     | %     |
| SR         | Slew Rate                           | 2V Step                                       |     | 1000 |     | V/µs  |
| Distortion |                                     |                                               |     |      |     |       |
| HD2        | 2 <sup>nd</sup> Harmonic Distortion | 2 V <sub>PP</sub> , 10 MHz                    |     | -70  |     | dBc   |
| HD3        | 3rd Harmonic Distortion             | 2 V <sub>PP</sub> , 10 MHz                    |     | -74  |     | dBc   |
| IMD        | 3rd Order Intermodulation Products  | 10 MHz, Two tones 2 V <sub>PP</sub> at Output |     | -79  |     | dBc   |
| Static, DC | Performance                         |                                               |     | •    |     | •     |
| GAIN       | Voltage Gain                        |                                               |     | 2.0  |     | V/V   |
| VIO        | Output Offset Voltage               | V <sub>IN</sub> = 0V                          |     | 1    |     | mV    |
| DVIO       | Average Drift                       |                                               |     | 36   |     | μV/°C |
| IBN        | Input Bias Current (Note 7)         | V <sub>IN</sub> = 0V                          |     | 2    |     | μA    |
| DIBN       | Average Drift                       |                                               |     | 24   |     | nA/°C |
| PSRR       | Power Supply Rejection Ratio        | DC, Input Referred                            |     | 54   |     | dB    |
| ICC        | Supply Current                      | RL = ∞                                        |     | 20   |     | mA    |
| VIH        | Logic High Threshold                | Select & Enable Pins                          |     |      | 1.3 | V     |
| VIL        | Logic Low Threshold                 | Select & Enable Pins                          | 0.4 |      |     | V     |
| Miscellane | ous Performance                     |                                               |     |      |     |       |
| RIN+       | Input Resistance                    |                                               |     | 100  |     | kΩ    |
| CIN        | Input Capacitance                   |                                               |     | 0.9  |     | pF    |
| ROUT       | Output Resistance                   |                                               |     | 0.27 |     | Ω     |
| VO         | Output Voltage Range                | No Load                                       |     | ±2.5 |     | V     |
| VOL        |                                     | $R_L = 100\Omega$                             |     | ±2.2 |     | V     |
| CMIR       | Input Voltage Range                 |                                               |     | ±1.2 |     | V     |
| Ю          | Linear Output Current               | V <sub>IN</sub> = 0V                          |     | ±60  |     | mA    |
| ISC        | Short Circuit Current               | $V_{IN} = \pm 1V$ , Output Shorted to Ground  |     | ±150 |     | mA    |
| XTLK       | Channel to Channel Crosstalk        | 5 MHz                                         |     | -90  |     | dBc   |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.

Note 2: Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self heating where  $T_J > T_A$ . See Applications Section for information on temperature de-rating of this device. Min/Max ratings are based on product testing, characterization and simulation. Individual parameters are tested as noted.

Note 3: The maximum output current (I<sub>OUT</sub>) is determined by the device power dissipation limitations. See the Power Dissipation section of the Application Section for more details. A short circuit condition should be limited to 5 seconds or less.

- Note 4: Human Body Model, 1.5 k $\Omega$  in series with 100 pF. Machine Model  $0\Omega$  In series with 200 pF.
- Note 5: Parameters guaranteed by electrical testing at  $25^{\circ}$  C.
- Note 6: Parameters guaranteed by design.
- Note 7: Positive Value is current into device.



# **Typical Performance Characteristics**

Unless otherwise specified,  $V_S = \pm 5V$ ,  $R_L = 100\Omega$ .







### Frequency Response vs. $V_{OUT}$



# Suggested R<sub>S</sub> vs. Capacitative Load





#### **Harmonic Distortion vs. Output Voltage**



20109611



20109612

### Harmonic Distortion vs. Frequency



### **Harmonic Distortion vs. Frequency**



20109610

#### **Harmonic Distortion vs. Supply Voltage**



0.5  $V_S = \pm 5V$ 0.4 0.3 CONTROL VOLTAGE (V) CHANNEL 0 0.2 OUTPUT (V) 0.1 0 -0.1 -0.2 -0.3 2 -0.4 CONTROL SIGNAL -0.5 0 0 10 20 30 40 50 TIME (ns)

**Channel Switching Time** 

20109621







20109625











### **Closed Loop Output Impedance**



20109608



### **Application Notes**

#### **GENERAL INFORMATION**

The LMH6572 is a high-speed triple 2:1 analog multiplexer, optimized for very high speed and low distortion. With a fixed gain of 2 and excellent AC performance, the LMH6572 is ideally suited for switching high resolution, presentation grade video signals. The LMH6572 has no internal ground reference. Single or split supply configurations are both possible. The LMH6572 features very high speed channel switching and disable times. When disabled the LMH6572 output is high impedance, making multiplexer expansion possible by combining multiple devices.

### SINGLE SUPPLY OPERATION

The LMH6572 uses mid-supply referenced circuits for the select and disable pins. In order to use the LMH6572 in single supply configuration, it is necessary to use a circuit similar to *Figure 3*. In this configuration the logical inputs are compatible with high breakdown open collector TTL, or open drain CMOS logic. In addition, the default logic state is reversed since there is a pull-up resistor on those pins. Single supply operation also requires the input to be biased to within the common mode input range of roughly ±2V from the mid-supply point.



**FIGURE 1. Typical Application** 



FIGURE 2. Single Supply Application



#### **VIDEO PERFORMANCE**

The LMH6572 has been designed to provide excellent performance with production quality video signals in a wide variety of formats such as HDTV and High Resolution VGA. Best performance will be obtained with back-terminated loads. The back termination reduces reflections from the transmission line and effectively masks transmission line and other parasitic capacitances from the amplifier output stage. *Figure 1* shows a typical configuration for driving a  $75\Omega$  cable. The output buffer is configured for a gain of 2, so using back terminated loads will give a net gain of 1.

#### **GAIN ACCURACY**

The gain accuracy of the LMH6572 is accurate to  $\pm 0.5\%$  (0.3% typical) and stable over temperature. The internal gain setting resistors, RF and RG, match very well; however, over process and temperature their absolute value will change.

#### **EXPANDING THE MULTIPLEXER**

It is possible to build higher density multiplexers by paralleling several LMH6572s. *Figure 3* shows a 4:1 RGB MUX using two LMH6572s:



FIGURE 3. RGB MUX Using Two LMH6572's

If it is important in the end application to make sure that no two inputs are presented to the output at the same time, an optional delay block can be added prior to the  $\overline{\text{ENABLE}}$  ( $\overline{\text{EN}}$ ) pin of each device, as shown. Figure 4 shows one possible approach to this delay circuit. The delay circuit shown will delay  $\overline{\text{ENABLE}}$ 's H to L transitions (R<sub>1</sub> and C<sub>1</sub> decay) but will not delay its L to H transition.



FIGURE 4. Delay Circuit Implementation



 $R_2$  should be kept small compared to  $R_1$  in order to not reduce the  $\overline{\text{ENABLE}}$  voltage and to produce little or no delay to the  $\overline{\text{ENABLE}}$  L to H transition.

With the ENABLE pin putting the output stage into a high impedance state, several LMH6572's can be tied together to form a larger input MUX. However, there is a slight loading effect on the active output caused by the off-channel feedback and gain set resistors, as shown in *Figure 4*. *Figure 5* is assuming there are four LMH6572 devices tied together to form a triple 8:1 MUX. With the internal resistors valued at approximately 800Ω, the gain error is about -0.57 dB, or about -6%.



FIGURE 5. Multiplexer Input Expansion by Combining Outputs

An alternate approach would be to tie the outputs directly together and let all devices share a common back termination resistor in order to alleviate the gain error issue above.

The drawback in this case is the increased capacitive load presented to the output of each LMH6572 due to the offstate capacitance of the LMH6572.

### Other Applications

The LMH6572 may be utilized in systems that involve a single RGB channel as well whenever there is a need to switch between different "flavors" of a single RGB input.

Here are some examples:

- 1. RGB positive polarity, negative polarity switch
- 2. RGB full resolution, high-pass filter switch

In each of these applications, the same RGB input occupies one set of inputs to the LMH6572 and the other "flavor" would be tied to the other input set.

#### **DRIVING CAPACITIVE LOADS**

Capacitive output loading applications will benefit from the use of a series output resistor. *Figure 6* shows the use of a series output resistor, R<sub>OUT</sub>, to stabilize the amplifier output under capacitive loading. Capacitive loads of 5 to 120 pF are the most critical, causing ringing, frequency response peaking and possible oscillation. *Figure 7* gives a recommended value for selecting a series output resistor for mitigating capacitive loads. The values suggested in the charts are selected for .5 dB or less of peaking in the frequency response. This gives a good compromise between settling time and bandwidth. For applications where maximum frequency response is needed and some peaking is tolerable, the value of R<sub>OUT</sub> can be reduced slightly from the recommended values.



FIGURE 6. Decoupling Capacitive Loads



FIGURE 7. Recommended R<sub>OUT</sub> vs. Capacitive Load



FIGURE 8. Frequency Response vs. Capacitive Load

#### LAYOUT CONSIDERATIONS

Whenever questions about layout arise, use the LMH730151 evaluation board as a guide. To reduce parasitic capacitances, ground and power planes should be removed near the input and output pins. For long signal paths controlled impedance lines should be used, along with impedance matching elements at both ends. Bypass capacitors should be placed as close to the device as possible. Bypass capacitors from each rail to ground are applied in pairs. The larger electrolytic bypass capacitors can be located farther from the device; however, the smaller ceramic capacitors should be placed as close to the device as possible. In *Figure 1* and *Figure 2*, the capacitor between V+ and V- is optional, but is recommended for best second harmonic distortion. Another way to enhance performance is to use pairs of .01 µF and 0.1 µF ceramic capacitors for each supply bypass.

### **POWER DISSIPATION**

The LMH6572 is optimized for maximum speed and performance in the small form factor of the standard SSOP package. To achieve its high level of performance, the LMH6572 consumes 23 mA of quiescent current, which cannot be neglected when considering the total package power dissipation limit. To ensure maximum output drive and highest performance, thermal shutdown is not provided. Therefore, it is of utmost importance to make sure that the T<sub>JMAX</sub> is never exceeded due to the overall power dissipation. Follow these steps to determine the Maximum power dissipation for the LMH6572:

- 1. Calculate the quiescent (no-load) power:  $P_{AMP} = I_{CC}^* (V_S)$ , where  $V_S = V^+ V^-$ .
- Calculate the RMS power dissipated in the output stage: P<sub>D</sub> (rms) = rms ((V<sub>S</sub> V<sub>OUT</sub>) \* I<sub>OUT</sub>), where V<sub>OUT</sub> and I<sub>OUT</sub> are the voltage across and the current through the external load and V<sub>S</sub> is the total supply voltage.
- 3. Calculate the total RMS power:  $P_T = P_{AMP} + P_D$ .

The maximum power that the LMH6572 package can dissipate at a given temperature can be derived with the following equation:  $P_{MAX} = (150^{\circ} - T_{AMB})/\theta_{JA}$ , where  $T_{AMB} = Ambient$  temperature (°C) and  $\theta_{JA} = Thermal$  resistance, from junction to ambient, for a given package (°C/W). For the SSOP package  $\theta_{JA}$  is 125 °C/W.



#### **ESD PROTECTION**

The LMH6572 is protected against electrostatic discharge (ESD) on all pins. The LMH6572 will survive 2000V Human Body model and 200V Machine model events. Under normal operation the ESD diodes have no effect on circuit performance. There are occasions, however, when the ESD diodes will be evident. If the LMH6572 is driven by a large signal while the device is powered down the ESD diodes will conduct. The current that flows through the ESD diodes will either exit the chip through the supply pins or will flow through the device, hence it is possible to power up a chip with a large signal applied to the input pins. Shorting the power pins to each other will prevent the chip from being powered up through the input.

#### **EVALUATION BOARDS**

Texas Instruments provides the following evaluation boards as a guide for high frequency layout and as an aid in device testing and characterization. Many of the datasheet plots were measured with these boards.

| Device  | Package | Evaluation Board Part Number |
|---------|---------|------------------------------|
| LMH6572 | TSSOP   | LMH730151                    |

An evaluation board can be shipped when a device sample request is placed with Texas Instruments.



# Physical Dimensions inches (millimeters) unless otherwise noted



14-Pin SOIC NS Package Number M14A



# **Notes**

# **Notes**

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts |              | Applications |
|---------|--------------|--------------|
|         | ti aaaa/adia | A            |

Pr

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

www.ti-rfid.com