## NLSF302

# **Quad 2-Input NOR Gate**

The NLSF302 is an advanced high speed CMOS 2-input NOR gate fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation.

The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7.0 V, allowing the interface of 5.0 V systems to 3.0 V systems.

#### **Features**

- High Speed:  $t_{PD} = 3.6 \text{ ns}$  (Typ) at  $V_{CC} = 5.0 \text{ V}$
- Low Power Dissipation:  $I_{CC} = 2.0 \mu A$  (Max) at  $T_A = 25^{\circ}C$
- High Noise Immunity:  $V_{NIH} = V_{NIL} = 28\% V_{CC}$
- Power Down Protection Provided on Inputs
- Balanced Propagation Delays
- Designed for 2.0 V to 5.5 V Operating Range
- Low Noise:  $V_{OLP} = 0.8 \text{ V (Max)}$
- Function Compatible with Other Standard Logic Families
- QFN-16 Package
- Latchup Performance Exceeds 300 mA
- $\bullet$  ESD Performance: Human Body Model; > 2000 V,

Machine Model > 200 V

- Chip Complexity: 40 FETs or 10 Equivalent Gates
- Pb-Free Package is Available\*

## **FUNCTION TABLE**

| Inp | uts | Output |
|-----|-----|--------|
| Α   | В   | Υ      |
| L   | L   | Н      |
| L   | Н   | L      |
| Н   | L   | L      |
| Н   | Н   | L      |



## ON Semiconductor®

http://onsemi.com



QFN-16 MN SUFFIX CASE 485G

#### **MARKING DIAGRAM**



NLSF302 = Device Code

A = Assembly Location

L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NLSF302MNR2  | QFN-16              | 3000/Tape & Reel      |
| NLSF302MNR2G | QFN-16<br>(Pb-Free) | 3000/Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.





Figure 1. LOGIC DIAGRAM

Figure 2. PIN ASSIGNMENT (QFN-16)

#### **MAXIMUM RATINGS**

| Parameter                                       | Symbol           | Value                    | Unit |
|-------------------------------------------------|------------------|--------------------------|------|
| DC Supply Voltage                               | V <sub>CC</sub>  | - 0.5 to + 7.0           | V    |
| DC Input Voltage                                | V <sub>in</sub>  | - 0.5 to + 7.0           | V    |
| DC Output Voltage                               | V <sub>out</sub> | $-0.5$ to $V_{CC} + 0.5$ | V    |
| Input Diode Current                             | I <sub>IK</sub>  | - 20                     | mA   |
| Output Diode Current                            | I <sub>OK</sub>  | ± 20                     | mA   |
| DC Output Current, per Pin                      | l <sub>out</sub> | ± 25                     | mA   |
| DC Supply Current, V <sub>CC</sub> and GND Pins | I <sub>CC</sub>  | ± 50                     | mA   |
| Power Dissipation in Still Air                  | P <sub>D</sub>   | 450                      | mW   |
| Storage Temperature                             | T <sub>stg</sub> | - 65 to + 150            | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open.

#### RECOMMENDED OPERATING CONDITIONS

| Paramet                  | Symbol                                                                                   | Min                             | Max    | Unit            |      |
|--------------------------|------------------------------------------------------------------------------------------|---------------------------------|--------|-----------------|------|
| DC Supply Voltage        |                                                                                          | V <sub>CC</sub>                 | 2.0    | 5.5             | V    |
| DC Input Voltage         |                                                                                          | V <sub>in</sub>                 | 0      | 5.5             | V    |
| DC Output Voltage        |                                                                                          | V <sub>out</sub>                | 0      | V <sub>CC</sub> | V    |
| Operating Temperature    |                                                                                          | T <sub>A</sub>                  | -40    | +85             | °C   |
| Input Rise and Fall Time | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$<br>$V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}$ | t <sub>r</sub> , t <sub>f</sub> | 0<br>0 | 100<br>20       | ns/V |

## NLSF302

#### DC ELECTRICAL CHARACTERISTICS

|                                      |                                                                                              |                 | V <sub>CC</sub>   | T,                            | A = 25°           | С                             | $T_A = -40$                   | 0 to 85°C                     |      |
|--------------------------------------|----------------------------------------------------------------------------------------------|-----------------|-------------------|-------------------------------|-------------------|-------------------------------|-------------------------------|-------------------------------|------|
| Parameter                            | Test Conditions                                                                              | Symbol          | v                 | Min                           | Тур               | Max                           | Min                           | Max                           | Unit |
| Minimum High-Level<br>Input Voltage  |                                                                                              | V <sub>IH</sub> | 2.0<br>3.0 to 5.5 | 1.50<br>V <sub>CC</sub> x 0.7 |                   |                               | 1.50<br>V <sub>CC</sub> x 0.7 |                               | V    |
| Maximum Low-Level<br>Input Voltage   |                                                                                              | V <sub>IL</sub> | 2.0<br>3.0 to 5.5 |                               |                   | 0.50<br>V <sub>CC</sub> x 0.3 |                               | 0.50<br>V <sub>CC</sub> x 0.3 | V    |
| Minimum High–Level<br>Output Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50 \mu A$                                 | V <sub>OH</sub> | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4             | 2.0<br>3.0<br>4.5 |                               | 1.9<br>2.9<br>4.4             |                               | V    |
|                                      | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -4 \text{ mA}$<br>$I_{OH} = -8 \text{ mA}$ |                 | 3.0<br>4.5        | 2.58<br>3.94                  |                   |                               | 2.48<br>3.80                  |                               |      |
| Maximum Low–Level<br>Output Voltage  | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50  \mu\text{A}$                           | V <sub>OL</sub> | 2.0<br>3.0<br>4.5 |                               | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1             |                               | 0.1<br>0.1<br>0.1             | V    |
|                                      | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$         |                 | 3.0<br>4.5        |                               |                   | 0.36<br>0.36                  |                               | 0.44<br>0.44                  |      |
| Maximum Input Leakage<br>Current     | V <sub>in</sub> = 5.5 V or GND                                                               | I <sub>in</sub> | 0 to 5.5          |                               |                   | ± 0.1                         |                               | ± 1.0                         | μΑ   |
| Maximum Quiescent<br>Supply Current  | $V_{in} = V_{CC}$ or GND                                                                     | Icc             | 5.5               |                               |                   | 2.0                           |                               | 20.0                          | μΑ   |

## AC ELECTRICAL CHARACTERISTICS (Input $t_f = t_f = 3.0 \text{ns}$ )

|                                                        |                                                                                   |                                        |                                         | $T_A = 25^{\circ}C$ |             | $T_A = -40$ | ) to 85°C   |      |
|--------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------|---------------------|-------------|-------------|-------------|------|
| Parameter                                              | Test Conditions                                                                   | Symbol                                 | Min                                     | Тур                 | Max         | Min         | Max         | Unit |
| Maximum Propagation Delay,<br>Input A or B to Output Y | $V_{CC} = 3.3 \pm 0.3 \text{ V C}_{L} = 15 \text{ pF}$<br>$C_{L} = 50 \text{ pF}$ | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> |                                         | 5.6<br>8.1          | 7.9<br>11.4 | 1.0<br>1.0  | 9.5<br>13.0 | ns   |
|                                                        | $V_{CC} = 5.0 \pm 0.5 \text{ V C}_{L} = 15 \text{ pF}$<br>$C_{L} = 50 \text{ pF}$ |                                        |                                         | 3.6<br>5.1          | 5.5<br>7.5  | 1.0<br>1.0  | 6.5<br>8.5  |      |
| Maximum Input Capacitance                              |                                                                                   | C <sub>in</sub>                        |                                         | 4                   | 10          |             | 10          | pF   |
|                                                        |                                                                                   |                                        | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |                     |             |             |             |      |
| Power Dissipation Capacitance                          | (Note 1)                                                                          | C <sub>PD</sub>                        |                                         |                     | 15          |             |             | pF   |

C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/4 (per gate). C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>.

## $\textbf{NOISE CHARACTERISTICS} \; (\text{Input } t_r = t_f = 3.0 \; \text{ns, } C_L = 50 \; \text{pF, V}_{CC} = 5.0 \text{V})$

|                                              |                  | T <sub>A</sub> = 25°C |       |      |
|----------------------------------------------|------------------|-----------------------|-------|------|
| Characteristic                               | Symbol           | Тур                   | Max   | Unit |
| Quiet Output Maximum Dynamic V <sub>OL</sub> | $V_{OLP}$        | 0.3                   | 0.8   | V    |
| Quiet Output Minimum Dynamic V <sub>OL</sub> | V <sub>OLV</sub> | - 0.3                 | - 0.8 | V    |
| Minimum High Level Dynamic Input Voltage     | V <sub>IHD</sub> |                       | 3.5   | V    |
| Maximum Low Level Dynamic Input Voltage      | V <sub>ILD</sub> |                       | 1.5   | V    |



Figure 3. Switching Waveforms



\*Includes all probe and jig capacitance

Figure 4. Test Circuit



Figure 5. Input Equivalent Circuit

#### NLSF302

#### PACKAGE DIMENSIONS

### 16 PIN QFN CASE 485G-01 ISSUE C



#### NOTES:

- DIMENSIONING AND TOLERANCING PER
- ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION b APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN
- 0.25 AND 0.30 MM FROM TERMINAL. COPLANARITY APPLIES TO THE EXPOSED
- PAD AS WELL AS THE TERMINALS.

  L<sub>max</sub> CONDITION CAN NOT VIOLATE 0.2 MM
  MINIMUM SPACING BETWEEN LEAD TIP AND FLAG

|     | MILLIMETERS |      |  |  |  |
|-----|-------------|------|--|--|--|
| DIM | MIN         | MAX  |  |  |  |
| Α   | 0.80        | 1.00 |  |  |  |
| A1  | 0.00        | 0.05 |  |  |  |
| A3  | 0.20        | REF  |  |  |  |
| b   | 0.18 0.3    |      |  |  |  |
| D   | 3.00        | BSC  |  |  |  |
| D2  | 1.65 1.8    |      |  |  |  |
| E   | 3.00        | BSC  |  |  |  |
| E2  | 1.65        | 1.85 |  |  |  |
| е   | 0.50 BSC    |      |  |  |  |
| K   | 0.18 TYP    |      |  |  |  |
| L   | 0.30        | 0.50 |  |  |  |
|     |             |      |  |  |  |

ON Semiconductor and 📖 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative