

# **General Description**

The 810251I is a high performance, low jitter/low phase noise VCXO. The 810251i uses a low frequency and low cost pullable crystal to achieve jitter attenuation for synchronous Ethernet applications. The 810251I can take an input of either 25MHz or 125MHz and produce a single LVCMOS output of 25MHz.

The device is packaged in a small 16 lead TSSOP package and is ideal for use on space constrained boards typically encountered in most synchronous ethernet applications.

## **Applications**

- Synchronous Ethernet v0.39a
- End equipment compliant with Std IEEE 802.039a

## **Features**

- One single-ended output (LVCMOS or LVTTL levels), output Impedance:  $15\Omega$
- Phase jitter attenuation by the VCXO-PLL using a 25MHz pullable external crystal (XTAL)
- Input frequencies: 25MHz or 125MHz
- Output frequency: 25MHz
- PLL loop bandwidth adjustable by external components
- 25MHz or 125MHz auto input frequency detect
- Full 3.3V or 2.5V supply voltage
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package

# **Block Diagram**



# **Pin Assignment**



#### 810251I

16-Lead TSSOP 4.4mm x 5.0mm x 0.925mm package body G Package Top View



# **Table 1. Pin Descriptions**

| Number    | Name                 | Ty                         | уре      | Description                                                                                                        |
|-----------|----------------------|----------------------------|----------|--------------------------------------------------------------------------------------------------------------------|
| 1         | PLL_SEL              | Input                      | Pullup   | When logic HIGH, the VCXO-PLL is enabled. When LOW, the VCXO-PLL is in bypass mode. LVCMOS/LVTTL interface levels. |
| 2, 9, 12  | GND                  | Power                      |          | Power supply ground.                                                                                               |
| 3         | Reserved             | Reserved                   |          | Reserved pin. Do not connect.                                                                                      |
| 4         | Q                    | Output                     |          | Single-ended clock output. LVCMOS/ LVTTL interface levels.                                                         |
| 5         | $V_{DDO}$            | Power                      |          | Output power supply pin.                                                                                           |
| 6         | OE                   | Input                      | Pullup   | Output enable pin for Q output. LVCMOS/LVTTL interface levels.                                                     |
| 7         | $V_{DDA}$            | Power                      |          | Analog supply pin.                                                                                                 |
| 8, 15     | V <sub>DD</sub>      | Power                      |          | Core supply pins.                                                                                                  |
| 10,<br>11 | XTAL_OUT,<br>XTAL_IN | Input                      |          | VCXO crystal oscillator interface. XTAL_IN is the input. XTAL_OUT is the output.                                   |
| 13, 14    | LF0, LF1             | Analog<br>Input/<br>Output |          | Loop filter connection node pins.                                                                                  |
| 16        | CLK_IN               | Input                      | Pulldown | Single-ended clock input. LVCMOS/LVTTL interface levels.                                                           |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**

| Symbol                | Parameter                     | Test Conditions            | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------------|----------------------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance             |                            |         | 4       |         | pF    |
| C <sub>PD</sub>       | Power Dissipation Capacitance | $V_{DD}, V_{DDO} = 3.465V$ |         | 8       |         | pF    |
|                       | Fower Dissipation Capacitance | $V_{DD}, V_{DDO} = 2.625V$ |         | 5       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor         |                            |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor       |                            |         | 51      |         | kΩ    |
| R <sub>OUT</sub>      | Output Impedance              | $V_{DDO} = 3.3V \pm 5\%$   |         | 15      |         | Ω     |
|                       |                               | V <sub>DDO</sub> = 2.5V±5% |         | 20      |         | Ω     |



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                     | Rating                          |
|------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>          | 4.6V                            |
| Inputs, V <sub>I</sub>                   | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, V <sub>O</sub>                  | -0.5V to V <sub>DD</sub> + 0.5V |
| Package Thermal Impedance, $\theta_{JA}$ | 92.4°C/W (0 mps)                |
| Storage Temperature, T <sub>STG</sub>    | -65°C to 150°C                  |

## **DC Electrical Characteristics**

Table 3A. Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum  | Units |
|------------------|-----------------------|-----------------|------------------------|---------|----------|-------|
| $V_{DD}$         | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465    | V     |
| $V_{DDA}$        | Analog Supply Voltage |                 | V <sub>DD</sub> – 0.07 | 3.3     | $V_{DD}$ | V     |
| $V_{DDO}$        | Output Supply Voltage |                 | 3.135                  | 3.3     | 3.465    | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                        |         | 40       | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        |         | 7        | mA    |
| I <sub>DDO</sub> | Output Supply Current | No Load         |                        |         | 5        | mA    |

## Table 3B. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| $V_{DD}$         | Core Supply Voltage   |                 | 2.375                  | 2.5     | 2.625           | V     |
| $V_{DDA}$        | Analog Supply Voltage |                 | V <sub>DD</sub> – 0.07 | 2.5     | V <sub>DD</sub> | V     |
| $V_{DDO}$        | Output Supply Voltage |                 | 2.375                  | 2.5     | 2.625           | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                        |         | 35              | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        |         | 7               | mA    |
| I <sub>DDO</sub> | Output Supply Current | No Load         |                        |         | 5               | mA    |



Table 3C. LVCMOS/LVTTL DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $T_A = -40$ °C to 85°C

| Symbol          | Parameter              |               | Test Conditions                                          | Minimum | Typical | Maximum               | Units |
|-----------------|------------------------|---------------|----------------------------------------------------------|---------|---------|-----------------------|-------|
| V               | Input                  |               | V <sub>DD</sub> = 3.465V                                 | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IH</sub> | High Voltage           |               | V <sub>DD</sub> = 2.625V                                 | 1.7     |         | V <sub>DD</sub> + 0.3 | V     |
| V               | Input                  |               | V <sub>DD</sub> = 3.465V                                 | -0.3    |         | 0.8                   | V     |
| V <sub>IL</sub> | Low Voltage            |               | V <sub>DD</sub> = 2.625V                                 | -0.3    |         | 0.7                   | ٧     |
|                 | Input                  | CLK_IN        | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V or 2.625V     |         |         | 150                   | μΑ    |
| Iн              | High Current           | OE, PLL_SEL   | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V or 2.625V     |         |         | 5                     | μΑ    |
|                 | Input                  | CLK_IN        | V <sub>DD</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -5      |         |                       | μΑ    |
| I <sub>IL</sub> | Low Current            | OE, PLL_SEL   | V <sub>DD</sub> = 3.465V or 2.625V, V <sub>IN</sub> = 0V | -150    |         |                       | μΑ    |
| V               | Output High Vo         | Itaga: NOTE 1 | $V_{DDO} = 3.3V \pm 5\%$                                 | 2.6     |         |                       | V     |
| V <sub>OH</sub> | Output Flight VO       | nage, NOTE 1  | V <sub>DDO</sub> = 2.5V ± 5%                             | 1.8     |         |                       | V     |
| V               | Output Low Voltage; NO |               | $V_{DDO} = 3.3V \pm 5\%$                                 |         |         | 0.6                   | V     |
| V <sub>OL</sub> | Output Low Voi         | iage, NOTE I  | $V_{DDO} = 2.5V \pm 5\%$                                 |         |         | 0.5                   | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{DDO}/2$ . See Parameter Measurement Information section. Load Test Circuit diagrams.

## **AC Electrical Characteristics**

Table 4A. AC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                          | Parameter                            | Test Conditions                                             | Minimum | Typical | Maximum | Units |
|---------------------------------|--------------------------------------|-------------------------------------------------------------|---------|---------|---------|-------|
| ı                               | Input Deference Fraguency            |                                                             |         | 25      |         | MHz   |
| f <sub>REF</sub>                | Input Reference Frequency            |                                                             |         | 125     |         | MHz   |
| f <sub>VCO</sub>                | VCXO-PLL Frequency                   |                                                             |         | 25      |         | MHz   |
| f <sub>OUT</sub>                | Output Frequency                     |                                                             |         | 25      |         | MHz   |
| t <sub>JIT(CC)</sub>            | Cycle-to-Cycle Jitter; NOTE 1        |                                                             |         |         | 45      | ps    |
| tjit(θ)                         | RMS Phase Jitter (Random);<br>NOTE 2 | f <sub>OUT</sub> = 25MHz, Integration Range:<br>1kHz – 1MHz |         | 0.22    |         | ps    |
| t <sub>JIT(PER)</sub>           | Period jitter                        |                                                             |         |         | 5       | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                | 20% to 80%                                                  | 500     |         | 1200    | ps    |
| odc                             | Output Duty Cycle; NOTE 3            |                                                             | 48      |         | 52      | %     |
| odc                             | Output Duty Cycle; NOTE 4            |                                                             | 45      |         | 55      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. Device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized using a 616Hz bandwidth filter.

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Please refer to the Phase Noise Plot.

NOTE 3: Specified with the VCXO-PLL free running high.

NOTE 4: Specified with the VCXO-PLL locked.



Table 4B. AC Characteristics,  $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                          | Parameter                            | Test Conditions                                             | Minimum | Typical | Maximum | Units |
|---------------------------------|--------------------------------------|-------------------------------------------------------------|---------|---------|---------|-------|
| f                               | Input Reference Frequency            |                                                             |         | 25      |         | MHz   |
| f <sub>REF</sub>                | input helefelice Frequency           |                                                             |         | 125     |         | MHz   |
| $f_{VCO}$                       | VCXO-PLL Frequency                   |                                                             |         | 25      |         | MHz   |
| f <sub>OUT</sub>                | Output Frequency                     |                                                             |         | 25      |         | MHz   |
| t <sub>JIT(CC)</sub>            | Cycle-to-Cycle Jitter; NOTE 1        |                                                             |         |         | 35      | ps    |
| tjit                            | RMS Phase Jitter (Random);<br>NOTE 2 | f <sub>OUT</sub> = 25MHz, Integration Range:<br>1kHz – 1MHz |         | 0.24    |         | ps    |
| t <sub>JIT(PER)</sub>           | Period jitter                        |                                                             |         |         | 10      | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                | 20% to 80%                                                  | 700     |         | 2200    | ps    |
| odc                             | Output Duty Cycle; NOTE 3            |                                                             | 48      |         | 52      | %     |
| odc                             | Output Duty Cycle; NOTE 4            |                                                             | 44      |         | 56      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. Device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized using a 616Hz bandwidth filter.

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Please refer to the Phase Noise Plot.

NOTE 3: Specified with the VCXO-PLL free running high.

NOTE 4: Specified with the VCXO-PLL locked.



# Typical Phase Noise at 25MHz (3.3V)



# Typical Phase Noise at 25MHz (2.5V)



Noise Power dBc Hz



# **Parameter Measurement Information**



3.3V Core/3.3V LVCMOS Output Load AC Test Circuit



Cycle-to-Cycle Jitter



**Period Jitter** 



2.5V Core/2.5V LVCMOS Output Load AC Test Circuit



**RMS Phase Jitter** 



**Output Rise/Fall Time** 



# **Parameter Measurement Information, continued**



**Output Duty Cycle/Pulse Width/Period** 

# **Application Information**

# **Recommendations for Unused Input Pins**

## Inputs:

## **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.



## **Schematic Example**

Figure 1 shows an example of the 810251I application schematic. In this example, the device is operated either at  $V_{DD} = 3.3V$  or 2.5V. The decoupling capacitors should be located as close as possible to the power pin. The input is driven by an LVCMOS driver. An optional

3-pole filter can also be used for additional spur reduction. It is recommended that the loop filter components be laid out for the 3-pole option. This will also allow the 2-pole filter to be used.



Figure 1. P.C. 810251I Schematic Example



### **VCXO-PLL EXTERNAL COMPONENTS**

Choosing the correct external components and having a proper printed circuit board (PCB) layout is a key task for quality operation of the VCXO-PLL. In choosing a crystal, special precaution must be taken with the package and load capacitance ( $C_L$ ). In addition, frequency, accuracy and temperature range must also be considered. Since the pulling range of a crystal also varies with the package, it is recommended that a metal-canned package like HC49 be used. Generally, a metal-canned package has a larger pulling range than a surface mounted device (SMD). For crystal selection information, refer to the *VCXO Crystal Selection Application Note*.

The crystal's load capacitance  $C_L$  characteristic determines its resonating frequency and is closely related to the VCXO tuning range. The total external capacitance seen by the crystal when installed on a board is the sum of the stray board capacitance, IC package lead capacitance, internal varactor capacitance and any installed tuning capacitors  $(C_{TUNE})$ .

If the crystal  $C_L$  is greater than the total external capacitance, the VCXO will oscillate at a higher frequency than the crystal specification. If the crystal  $C_L$  is lower than the total external capacitance, the VCXO will oscillate at a lower frequency than the crystal specification. In either case, the absolute tuning range is reduced. The correct value of  $C_L$  is dependant on the characteristics of the VCXO. The recommended  $C_L$  in the *Crystal Parameter Table* balances the tuning range by centering the tuning curve.

The frequency of oscillation in the third overtone mode is not necessarily at exactly three times the fundamental frequency. The mechanical properties of the quartz element dictate the position of the overtones relative to the fundamental. The oscillator circuit may excite both the fundamental and overtone modes simultaneously. This will cause a nonlinearity in the tuning curve. This potential problem is why VCXO crystals are required to be tested for absence of any activity inside a +/-200 ppm window at three times the fundamental frequency. Refer to  $F_{L\_3OVT}$  and  $F_{L\_3OVT\_spurs}$  in the crystal Characteristics table.

The crystal and external loop filter components should be kept as close as possible to the device. Loop filter and crystal traces should be kept short and separated from each other. Other signal traces should be kept separate and not run underneath the device, loop filter or crystal components.



#### **VCXO Characteristics Table**

| Symbol              | Parameter                 | Typical | Units |
|---------------------|---------------------------|---------|-------|
| k <sub>VCXO</sub>   | VCXO Gain                 | 15000   | Hz/V  |
| $C_{V\_LOW}$        | Low Varactor Capacitance  | 9.8     | pF    |
| C <sub>V_HIGH</sub> | High Varactor Capacitance | 22.7    | pF    |

### **VCXO-PLL Loop Bandwidth Selection Table**

| Bandwidth     | Crystal Frequency (MHz) | $\mathbf{R}_{S}$ (k $\Omega$ ) | C <sub>S</sub> (μF) | C <sub>P</sub> (μF) |
|---------------|-------------------------|--------------------------------|---------------------|---------------------|
| 246Hz (Low)   | 25                      | 0.4                            | 10                  | 0.01                |
| 616Hz (Mid)   | 25                      | 1.0                            | 10                  | 0.001               |
| 1000Hz (High) | 25                      | 1.65                           | 10                  | 0.001               |

#### **Crystal Characteristics**

| Symbol         | Parameter                    | Test Conditions | Minimum | Typical     | Maximum     | Units          |
|----------------|------------------------------|-----------------|---------|-------------|-------------|----------------|
|                | Mode of Oscillation          |                 |         | Fundamental |             |                |
| f <sub>N</sub> | Frequency                    |                 |         | 25          |             | MHz            |
| f <sub>T</sub> | Frequency Tolerance          |                 |         |             | ±20         | ppm            |
| $f_S$          | Frequency Stability          |                 |         |             | ±20         | ppm            |
|                | Operating Temperature Range  |                 | -40     |             | +85         | <sub>0</sub> C |
| C <sub>L</sub> | Load Capacitance             |                 |         | 10          |             | pF             |
| Co             | Shunt Capacitance            |                 |         | 4           |             | pF             |
| $C_0/C_1$      | Pullability Ratio            |                 |         | 220         | 240         |                |
| ESR            | Equivalent Series Resistance |                 |         |             | 20          | Ω              |
|                | Drive Level                  |                 |         |             | 1           | mW             |
|                | Aging @ 25 <sup>0</sup> C    |                 |         |             | ±3 per year | ppm            |



## **Power Considerations**

This section provides information on power dissipation and junction temperature for the 810251I. Equations and example calculations are also provided.

### 1. Power Dissipation.

The total power dissipation for the 810251I is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

- Power (core)<sub>MAX</sub> =  $V_{DD}$  MAX \* ( $I_{DD}$  +  $I_{DDA}$  +  $I_{DDO}$ ) = 3.465V \*(40mA + 7mA + 5mA) = **180.18mW**
- Output Impedance  $R_{OUT}$  Power Dissipation due to Loading  $50\Omega$  to  $V_{DD}/2$  Output Current  $I_{OUT} = V_{DD~MAX} / [2 * (50\Omega + R_{OUT})] = 3.465 V / [2 * (50\Omega + 15\Omega)] = 26.7mA$
- Power Dissipation on the R<sub>OUT</sub> per LVCMOS output Power (R<sub>OUT</sub>) = R<sub>OUT</sub> \* (I<sub>OUT</sub>)<sup>2</sup> = 15 $\Omega$  \* (26.7mA)<sup>2</sup> = **10.7mW per output**

## **Dynamic Power Dissipation at 25MHz**

Power (25MHz) = 
$$C_{PD}$$
 \* Frequency \*  $(V_{DD})^2$  = 8pF \* 25MHz \*  $(3.465V)^2$  = **2.4mW per output**

#### **Total Power Dissipation**

- Total Power
  - = Power (core) $_{MAX}$  + Power ( $R_{OUT}$ ) + Power (25MHz)
  - = 180.18mW + 10.7mW + 2.4mW
  - = 193.28mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and it directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 92.4°C/W per Table 5 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.193\text{W} *92.4^{\circ}\text{C/W} = 102.8^{\circ}\text{C}$ . This is well below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

### Table 5. Thermal Resistance $\theta_{JA}$ for 16 Lead TSSOP, Forced Convection

| $\theta_{JA}$ by Velocity                   |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 92.4°C/W | 88.0°C/W | 85.9°C/W |  |  |



# **Reliability Information**

Table 6.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 16 Lead TSSOP

| $	heta_{\sf JA}$ vs. Air Flow               |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 92.4°C/W | 88.0°C/W | 85.9°C/W |  |  |

### **Transistor Count**

The transistor count for 810251I: 937

# **Package Outline and Package Dimensions**

Package Outline - G Suffix for 16 Lead TSSOP



Table 7. Package Dimensions for 16 Lead TSSOP

| All Dimensions in Millimeters |                 |      |  |  |
|-------------------------------|-----------------|------|--|--|
| Symbol                        | Minimum Maximum |      |  |  |
| N                             | 16              |      |  |  |
| Α                             |                 | 1.20 |  |  |
| A1                            | 0.5             | 0.15 |  |  |
| A2                            | 0.80            | 1.05 |  |  |
| b                             | 0.19            | 0.30 |  |  |
| С                             | 0.09            | 0.20 |  |  |
| D                             | 4.90            | 5.10 |  |  |
| Е                             | 6.40 Basic      |      |  |  |
| E1                            | 4.30            | 4.50 |  |  |
| е                             | 0.65 Basic      |      |  |  |
| L                             | 0.45            | 0.75 |  |  |
| α                             | 0°              | 8°   |  |  |
| aaa                           |                 | 0.10 |  |  |

Reference Document: JEDEC Publication 95, MO-153



# **Ordering Information**

# **Table 8. Ordering Information**

| Part/Order Number | Marking  | Package                   | Shipping Packaging | Temperature   |
|-------------------|----------|---------------------------|--------------------|---------------|
| 810251AGILF       | 10251AIL | 16 Lead "Lead-Free" TSSOP | Tube               | -40°C to 85°C |
| 810251AGILFT      | 10251AIL | 16 Lead "Lead-Free" TSSOP | Tape & Reel        | -40°C to 85°C |



# **Revision History Sheet**

| Rev | Table | Page | Description of Change                                                                                                                | Date      |
|-----|-------|------|--------------------------------------------------------------------------------------------------------------------------------------|-----------|
|     |       | 1    | Updated Figure 1, Schematic layout.                                                                                                  |           |
| А   |       | 10   | VCXO-PLL External Components section, reworded second from last paragraph "The frequency of oscillation in the third overtone mode". | 7/28/09   |
|     | Т8    | 14   | Changed marking from 810251AL to 10251AL.                                                                                            |           |
|     |       |      | Changed datasheet header/footer format.                                                                                              |           |
|     |       | 1    | Features List: deleted 'Absolute pull range is ±50 ppm (using the internal oscillator)'                                              |           |
|     | T4A   | 4    | 3.3V AC Characteristics Table - Added additional odc row with specs of 45min and 55max. Added Notes 3 & 4.                           | 7/17/0010 |
| В   | T4B   | 5    | 2.5V AC Characteristics Table - Added additional odc row with specs of 44min and 56max. Added Notes 3 & 4.                           | 7/17/2012 |
|     |       |      | HiPerClock references have been deleted throughout the datasheet.                                                                    |           |
|     | T4A   | 4    | Added 'high' to Note 3.                                                                                                              |           |
| В   | T4B   | 5    | Added 'high' to Note 3.                                                                                                              | 10/5/2012 |
|     | Т8    | 13   | Deleted quantity from Tape and Reel.                                                                                                 |           |
| В   |       |      | Removed ICS from the part number where needed.                                                                                       | 0/0/16    |
| В   |       |      | Updated data sheet header and footer.                                                                                                | 3/3/16    |





Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com Sales 1-800-345-7015 or 408-284-8200

Fax: 408-284-2775 www.IDT.com/go/sales

Tech Support www.idt.com/go/support

DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners.

For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

IDT (Integrated Device Technology): 810251AGILFT 810251AGILF