# Clock Generator for Intel®Mobile Chipset #### **Features** - Intel® CK505 Rev. 1.0 Compliant - · Low power push-pull type differential output buffers - · Integrated voltage regulator - · Integrated resistors on differential clocks - Scalable low voltage VDD\_IO (1.05V to 3.3V) - 8-step programmable drive strength for single-ended clocks - Differential CPU clocks with selectable frequency - 100 MHz Differential SRC clocks - 100 MHz Differential LCD clock - 96 MHz Differential DOT clock - 48 MHz USB clock - 33 MHz PCI clocks - 27 MHz Video clocks - Buffered Reference Clock 14.318 MHz - 14.318 MHz Crystal Input or Clock Input - · Low-voltage frequency select input - I<sup>2</sup>C support with readback capabilities - Ideal Lexmark Spread Spectrum profile for maximum electromagnetic interference (EMI) reduction - Industrial Temperature -40°C to 85°C - 3.3V Power supply - 64-pin QFN and TSSOP packages | CPU | SRC | PCI | REF | DOT96 | USB_48 | LCD | 27M | |---------|-------|-----|-----|-------|--------|-----|-----| | x2 / x3 | x8/12 | x6 | x 1 | x 1 | x 1 | x1 | x2 | ### **64 QFN Pin Definitions** | Pin No. | Name | Type | Description | | |---------|--------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | VSS_REF | GND | Ground for outputs. | | | 2 | XOUT | O, SE | 14.318MHz Crystal output. (Float XOUT if using CLKIN) | | | 3 | XIN/CLKIN | I | 14.318MHz Crystal input or 3.3V, 14.318MHz input clock signal. | | | 4 | VDD_REF | PWR | 3.3V Power supply for outputs and also maintains SMBUS registers during power-down. | | | 5 | REF0/FSC/TEST_SEL | I/O | 3.3V tolerant input for CPU frequency selection/fixed 14.318MHz clock output. Selects test mode if pulled to V <sub>IHFS_C</sub> when CKPWRGD is asserted HIGH. <i>Refer to DC Electrical Specifications table for</i> V <sub>ILFS_C</sub> , V <sub>IMFS_C</sub> , V <sub>IHFS_C</sub> <i>specifications.</i> | | | 6 | SMB_DATA | I/O | SMBus compatible SDATA. | | | 7 | SMB_CLK | I | SMBus compatible SCLOCK. | | | 8 | PCI0/OE#_0/2_A | I/O, SE | 3.3V, 33MHz clock/3.3V OE# Input mappable via I2C to control either SRC0 or SRC2. (Default PCI0, 33MHz clock) | | | 9 | VDD_PCI | PWR | 3.3V Power supply for PCI PLL. | | | 10 | PCI1/OE#_1/4_A | I/O, SE | 3.3V, 33MHz clock/3.3V OE# Input mappable via I2C to control either SRC1 or SRC4. (Default PCI1, 33MHz clock) | | | 11 | PCI2/TME | I/O, SE | 3.3V tolerance input for overclocking enable pin/3.3V, 33MHz clock. (Refer to DC Electrical Specifications table for Vil_FS and Vih_FS specifications) | | | 12 | PCI3 | O, SE, | 33 MHz clock. | | | 13 | PCI4 / GCLK_SEL | I/O, SE | 33 MHz clock output/3.3V-tolerant input for selecting graphic clock source on pin 13, 14, 17and 18 Sampled on CKPWRGD assertion GCLK_SEL Pin13 Pin14 Pin17 Pin 18 0 DOT96T DOT96C SRC1T/LCD_100T SRC1C/LCD_100C 1 SRCT0 SRCC0 27M_NSS 27M_SS | | | 14 | PCIF_0/ITP_EN | I/O, SE | 3.3V LVTTL input to enable SRC8 or CPU2_ITP/33 MHz clock output. (sampled on the CK_PWRGD assertion) 1 = CPU2_ITP, 0 = SRC8 | | | 15 | VSS_PCI | GND | Ground for outputs. | | | 16 | VDD_48 | PWR | 3.3V Power supply for outputs and PLL. | | | 17 | USB_48/FSA | I/O | 3.3V tolerant input for CPU frequency selection/fixed 3.3V, 48MHz clock output. (Refer to DC Electrical Specifications table for Vil_FS and Vih_FS specifications) | | | 18 | VSS_48 | GND | Ground for outputs. | | | 19 | VDD_IO | PWR | 0.7V Power supply for outputs. | | | 20 | SRC0/DOT96 | O, DIF | 100MHz Differential serial reference clocks/Fixed 96MHz clock output. (Selected via I2C default is SRC0) | | | 21 | SRC0#/DOT96# | O, DIF | 100MHz Differential serial reference clocks/Fixed 96MHz clock output. (Selected via I2C default is SRC0) | | | 22 | VSS_IO | GND | Ground for PLL2. | | | 23 | VDD_PLL3 | PWR | 3.3V Power supply for PLL3 | | | 24 | SRC1/LCD100/27_NSS | O, DIF,<br>SE | True 100 MHz differential serial reference clock output/True 100 MHz LCD video clock output / Non-spread 27-MHz video clock output. Selected via GCLK_SEL at CKPWRGD assertion. | | | 25 | SRC1#/LCD100#27_SS | O, DIF,<br>SE | Complementary 100 MHz differential serial reference clock output/Complementary 100 MHz LCD video clock output /Spread 27 MHz video clock output. Selected via GCLK_SEL at CKPWRGD assertion. | | | 26 | VSS_PLL3 | GND | Ground for PLL3. | | | | • | • | | | # 64 QFN Pin Definitions (continued) | Pin No. | Name | Туре | Description | | |---------|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 27 | VDD_PLL3_IO | PWR | IO Power supply for PLL3 outputs. | | | 28 | SRC2/SATA | O, DIF | 100MHz Differential serial reference clocks. | | | 29 | SRC2#/SATA# | O, DIF | 100MHz Differential serial reference clocks. | | | 30 | VSS_SRC | GND | Ground for outputs. | | | 31 | SRC3/OE#_0/2_B | I/O,<br>Dif | 100MHz Differential serial reference clocks / 3.3V OE#_0/2_B, input, mappable via I2C to control either SRC0 or SRC2. (Default SRC3, 100MHz clock) | | | 32 | SRC3#OE#_1/4_B | I/O,<br>Dif | 100MHz Differential serial reference clocks / 3.3V OE#_1/4_B input, mappable via I2C to control either SRC1 or SRC4. (Default SRC3, 100MHz clock) | | | 33 | VDD_SRC_IO | PWR | IO power supply for SRC outputs. | | | 34 | SRC4 | O, DIF | 100MHz Differential serial reference clocks. | | | 35 | SRC4# | O, DIF | 100MHz Differential serial reference clocks. | | | 36 | VSS_SRC | GND | Ground for outputs. | | | 37 | SRC9 | O, DIF | 100MHz Differential serial reference clocks. | | | 38 | SRC9# | O, DIF | 100MHz Differential serial reference clocks. | | | 39 | SRC11#/OE#_9 | I/O,<br>Dif | 100MHz Differential serial reference clocks/3.3V OE#9 Input controlling SRC9 (Default SRC11, 100MHz clock) | | | 40 | SRC11/OE#_10 | I/O,<br>Dif | 100MHz Differential serial reference clocks/3.3V OE#10 Input controlling SRC10. (Default SRC11, 100MHz clock) | | | 41 | SRC10 | O, DIF | 100MHz Differential serial reference clocks. | | | 42 | SRC10# | O, DIF | 100MHz Differential serial reference clocks. | | | 43 | VDD_SRC_IO | PWR | IO Power supply for SRC outputs. | | | 44 | CPU_STP# | I | 3.3V tolerant input for stopping CPU outputs | | | 45 | PCI_STP# | I | 3.3V tolerant input for stopping PCI and SRC outputs | | | 46 | VDD_SRC | PWR | 3.3V Power supply for SRC PLL. | | | 47 | SRC6# | O, DIF | 100MHz Differential serial reference clocks. | | | 48 | SRC6 | O, DIF | 100MHz Differential serial reference clocks. | | | 49 | VSS_SRC | GND | Ground for outputs. | | | 50 | SRC7#/OE#_6 | I/O,<br>Dif | 100MHz Differential serial reference clocks/3.3V OE#6 Input controlling SRC6. (Default SRC7, 100MHz clock). | | | 51 | SRC7/OE#_8 | I/O,<br>Dif | 100MHz Differential serial reference clocks/3.3V OE#8 Input controlling SRC8. (Default SRC7, 100MHz clock). | | | 52 | VDD_SRC_IO | PWR | 0.7V power supply for SRC outputs. | | | 53 | SRC8#/CPU2#_ITP# | O, DIF | Selectable differential CPU or SRC clock output. ITP_EN = 0 at CKPWRGD assertion = SRC8 ITP_EN = 1 @ CKPWRGD assertion = CPU2 (Note: CPU2 is an iAMT clock in iAMT mode depending on the configuration set in Byte 11 Bit3:2) | | | 54 | SRC8/CPU2_ITP | O, DIF | Selectable differential CPU or SRC clock output. ITP_EN = 0 at CKPWRGD assertion = SRC8 ITP_EN = 1 @ CKPWRGD assertion = CPU2 (Note: CPU2 is an iAMT clock in iAMT mode depending on the configuration set in Byte 1: Bit3:2) | | | 55 | NC | NC | No Connect | | | 56 | VDD_CPU_IO | PWR | IO Power supply for CPU outputs. | | | 57 | CPU1# | O, DIF | Differential CPU clock outputs. (Note: CPU1 is an iAMT clock in iAMT mode depending on the configuration set in Byte 11 Bit3:2) | | | 58 | CPU1 | O, DIF | Differential CPU clock outputs. (Note: CPU1 is an iAMT clock in iAMT mode depending on the configuration set in Byte 11 Bit3:2) | | | 59 | VSS_CPU | GND | Ground for outputs. | | # 64 QFN Pin Definitions (continued) | Pin No. | Name | Туре | Description | |---------|---------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 60 | CPU#0 | O, DIF | Differential CPU clock outputs. | | 61 | CPU0 | O, DIF | Differential CPU clock outputs. | | 62 | VDD_CPU | PWR | 3.3V Power supply for CPU PLL. | | 63 | CKPWRGD/PD# | I | 3.3V LVTTL input. This pin is a level sensitive strobe used to latch the FS_A, FS_B, FS_C, FS_D, SRC5_SEL, and ITP_EN. After CKPWRGD (active HIGH) assertion, this pin becomes a real-time input for asserting power down (active LOW). | | 64 | FSB/TEST_MODE | I | 3.3V tolerant input for CPU frequency selection. Selects Ref/N or Tri-state when in test mode 0 = Tri-state, 1 = Ref/N. Refer to DC Electrical Specifications table for Vil_FS and Vih_FS specifications. | # **64 TSSOP Pin Definition** | Pin No. | Name | Туре | Description | | | | | |---------|-----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | PCI0/OE#_0/2_A | I/O, SE | 3.3V, 33MHz clock/3.3V OE# Input mappable via I2C to control either SRC0 or SRC2. (Default PCI0, 33MHz clock) | | | | | | 2 | VDD_PCI | PWR | 3.3V Power supply for PCI PLL. | | | | | | 3 | PCI1/OE#_1/4_A | I/O, SE | 3.3V, 33MHz clock/3.3V OE# Input mappable via I2C to control either SRC1 or SRC4. (Default PCI1, 33MHz clock) | | | | | | 4 | PCI2/TME | I/O, SE | 3.3V tolerance input for overclocking enable pin/3.3V, 33MHz clock. (Refer to DC Electrical Specifications table for Vil_FS and Vih_FS specifications) | | | | | | 5 | PCI3 | O, SE, | 33 MHz clock. | | | | | | 6 | PCI4 / GCLK_SEL | I/O, SE | 33 MHz clock output/3.3V-tolerant input for selecting graphic clock source on pin 13, 14, 17and 18 Sampled on CKPWRGD assertion | | | | | | | | | GCLK_SEL Pin13 Pin14 Pin17 Pin 18 | | | | | | | | | 0 DOT96T DOT96C SRC1T/LCD_100T SRC1C/LCD_100C | | | | | | | | | 1 SRCT0 SRCC0 27M_NSS 27M_SS | | | | | | 7 | PCIF_0/ITP_EN | I/O, SE | 3.3V LVTTL input to enable SRC8 or CPU2_ITP/33 MHz clock output. (sampled on the CK_PWRGD assertion) 1 = CPU2_ITP, 0 = SRC8 | | | | | | 8 | VSS_PCI | GND | Ground for outputs. | | | | | | 9 | VDD_48 | PWR | 3.3V Power supply for outputs and PLL. | | | | | | 10 | USB_48/FSA | I/O | 3.3V tolerant input for CPU frequency selection/fixed 3.3V, 48MHz clock output. (Refer to DC Electrical Specifications table for Vil_FS and Vih_FS specifications) | | | | | | 11 | VSS_48 | GND | Ground for outputs. | | | | | | 12 | VDD_IO | PWR | 0.7V Power supply for outputs. | | | | | | 13 | SRC0/DOT96 | O, DIF | 100MHz Differential serial reference clocks/Fixed 96MHz clock output. (Selected via I2C default is SRC0) | | | | | | 14 | SRC0#/DOT96# | O, DIF | 100MHz Differential serial reference clocks/Fixed 96MHz clock output. (Selected via I2C default is SRC0) | | | | | | 15 | VSS_IO | GND | Ground for PLL2. | | | | | | 16 | VDD_PLL3 | PWR | 3.3V Power supply for PLL3 | | | | | ...... DOC #: SP-AP-0063 (Rev. AA) Page 5 of 31 # 64 TSSOP Pin Definition (continued) | Pin No. | Name | Туре | Description | | |---------|---------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 17 | SRC1/LCD100/27_NSS | O, DIF,<br>SE | True 100 MHz differential serial reference clock output/True 100 MHz LCD video clock output / Non-spread 27-MHz video clock output. Selected via GCLK_SEL at CKPWRGD assertion. | | | 18 | SRC1#/LCD100#/27_SS | O, DIF,<br>SE | Complementary 100 MHz differential serial reference clock output/Complementary 100 MHz LCD video clock output /Spread 27 MHz video clock output. Selected via GCLK_SEL at CKPWRGD assertion. | | | 19 | VSS_PLL3 | GND | Ground for PLL3. | | | 20 | VDD_PLL3_IO | PWR | IO Power supply for PLL3 outputs. | | | 21 | SRC2/SATA | O, DIF | 100MHz Differential serial reference clocks. | | | 22 | SRC2#/SATA# | O, DIF | 100MHz Differential serial reference clocks. | | | 23 | VSS_SRC | GND | Ground for outputs. | | | 24 | SRC3/OE#_0/2_B | I/O,<br>Dif | 100MHz Differential serial reference clocks / 3.3V OE#_0/2_B, input, mappable via I2C to control either SRC0 or SRC2. (Default SRC3, 100MHz clock) | | | 25 | SRC3#0E#_1/4_B | I/O,<br>Dif | 100MHz Differential serial reference clocks / 3.3V OE#_1/4_B input, mappable via I2C to control either SRC1 or SRC4. (Default SRC3, 100MHz clock) | | | 26 | VDD_SRC_IO | PWR | IO power supply for SRC outputs. | | | 27 | SRC4 | O, DIF | 100MHz Differential serial reference clocks. | | | 28 | SRC4# | O, DIF | 100MHz Differential serial reference clocks. | | | 29 | VSS_SRC | GND | Ground for outputs. | | | 30 | SRC9 | O, DIF | 100MHz Differential serial reference clocks. | | | 31 | SRC9# | O, DIF | 100MHz Differential serial reference clocks. | | | 32 | SRC11#/OE#_9 | I/O,<br>Dif | 100MHz Differential serial reference clocks/3.3V OE#9 Input controlling SRC9 (Default SRC11, 100MHz clock) | | | 33 | SRC11/OE#_10 | I/O,<br>Dif | 100MHz Differential serial reference clocks/3.3V OE#10 Input controlling SRC10. (Default SRC11, 100MHz clock) | | | 34 | SRC10 | O, DIF | 100MHz Differential serial reference clocks. | | | 35 | SRC10# | O, DIF | 100MHz Differential serial reference clocks. | | | 36 | VDD_SRC_IO | PWR | IO Power supply for SRC outputs. | | | 37 | CPU_STP# | I | 3.3V tolerant input for stopping CPU outputs | | | 38 | PCI_STP# | I | 3.3V tolerant input for stopping PCI and SRC outputs | | | 39 | VDD_SRC | PWR | 3.3V Power supply for SRC PLL. | | | 40 | SRC6# | O, DIF | 100MHz Differential serial reference clocks. | | | 41 | SRC6 | O, DIF | 100MHz Differential serial reference clocks. | | | 42 | VSS_SRC | GND | Ground for outputs. | | | 43 | SRC7#/OE#_6 | I/O,<br>Dif | 100MHz Differential serial reference clocks/3.3V OE#6 Input controlling SRC6. (Default SRC7, 100MHz clock). | | | 44 | SRC7/OE#_8 | I/O,<br>Dif | 100MHz Differential serial reference clocks/3.3V OE#8 Input controlling SRC8. (Default SRC7, 100MHz clock). | | | 45 | VDD_SRC_IO | PWR | 0.7V power supply for SRC outputs. | | | 46 | SRC8#/CPU2#_ITP# | O, DIF | Selectable differential CPU or SRC clock output. ITP_EN = 0 at CKPWRGD assertion = SRC8 ITP_EN = 1 @ CKPWRGD assertion = CPU2 (Note: CPU2 is an iAMT clock in iAMT mode depending on the configuration set in Byte 1 Bit3:2) | | | 47 | SRC8/CPU2_ITP | O, DIF | Selectable differential CPU or SRC clock output. ITP_EN = 0 at CKPWRGD assertion = SRC8 ITP_EN = 1 @ CKPWRGD assertion = CPU2 (Note: CPU2 is an iAMT clock in iAMT mode depending on the configuration set in Byte 11 Bit3:2) | | #### 64 TSSOP Pin Definition (continued) | Pin No. | Name | Туре | Description | | |---------|-------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 48 | NC | NC | No Connect | | | 49 | VDD_CPU_IO | PWR | IO Power supply for CPU outputs. | | | 50 | CPU1# | O, DIF | Differential CPU clock outputs. (Note: CPU1 is an iAMT clock in iAMT mode depending on the configuration set in Byte 11 Bit3:2) | | | 51 | CPU1 | O, DIF | Differential CPU clock outputs. (Note: CPU1 is an iAMT clock in iAMT mode depending on the configuration set in Byte 11 Bit3:2) | | | 52 | VSS_CPU | GND | Ground for outputs. | | | 53 | CPU#0 | O, DIF | Differential CPU clock outputs. | | | 54 | CPU0 | O, DIF | Differential CPU clock outputs. | | | 55 | VDD_CPU | PWR | 3.3V Power supply for CPU PLL. | | | 56 | CKPWRGD/PD# | I | 3.3V LVTTL input. This pin is a level sensitive strobe used to latch the FS_A, FS_B, FS_C, FS_D, SRC5_SEL, and ITP_EN. After CKPWRGD (active HIGH) assertion, this pin becomes a real-time input for asserting power down (active LOW). | | | 57 | FSB/TEST_MODE | I | 3.3V tolerant input for CPU frequency selection. Selects Ref/N or Tri-state when in test mode 0 = Tri-state, 1 = Ref/N. Refer to DC Electrical Specifications table for Vil_FS and Vih_FS specifications. | | | 58 | VSS_REF | GND | Ground for outputs. | | | 59 | XOUT | O, SE | 14.318MHz Crystal output. (Float XOUT if using CLKIN) | | | 60 | XIN/CLKIN | I | 14.318MHz Crystal input or 3.3V, 14.318MHz input clock signal. | | | 61 | VDD_REF | PWR | 3.3V Power supply for outputs and also maintains SMBUS registers during power-down. | | | 62 | REF0/FSC/TEST_SEL | I/O | 3.3V tolerant input for CPU frequency selection/fixed 14.318MHz clock output. Selects test mode if pulled to V <sub>IHFS_C</sub> when CKPWRGD is asserted HIGH. <i>Refer to DC Electrical Specifications table for</i> V <sub>ILFS_C</sub> , V <sub>IMFS_C</sub> , V <sub>IHFS_C</sub> specifications. | | | 63 | SMB_DATA | I/O | SMBus compatible SDATA. | | | 64 | SMB_CLK | I | SMBus compatible SCLOCK. | | Table 1. Frequency Select Pin (FSA, FSB and FSC) | FSC | FSB | FSA | CPU | SRC | PCIF/PCI | 27MHz | REF | DOT96 | USB | |-----|-----|-----|----------|----------|----------|----------|------------|----------|----------| | 0 | 0 | 0 | 266 MHz | | | | | | | | 0 | 0 | 1 | 133 MHz | | | | | | | | 0 | 1 | 0 | 200 MHz | | | | | | | | 0 | 1 | 1 | 166 MHz | 100 MHz | 33 MHz | 27 MHz | 14.318 MHz | 96 MHz | 48 MHz | | 1 | 0 | 0 | 333 MHz | | | | | | | | 1 | 0 | 1 | 100 MHz | | | | | | | | 1 | 1 | 0 | 400 MHz | | | | | | | | 1 | 1 | 1 | Reserved #### Frequency Select Pin (FSA, FSB and FSC) Apply the appropriate logic levels to FSA, FSB, and FSC inputs before CKPWRGD assertion to achieve host clock frequency selection. When the clock chip sampled HIGH on CKPWRGD and indicates that VTT voltage is stable then FSA, FSB, and FSC input values are sampled. This process employs a one-shot functionality and once the CKPWRGD sampled a valid HIGH, all other FSA, FSB, FSC, and CKPWRGD transitions are ignored except in test mode. #### **Serial Data Interface** To enhance the flexibility and function of the clock synthesizer, a two-signal serial interface is provided. Through the Serial Data Interface, various device functions, such as individual clock output buffers are individually enabled or disabled. The registers associated with the Serial Data Interface initialize to their default setting at power-up. The use of this interface is optional. Clock device register changes are normally made at system initialization, if any are required. The interface cannot be used during system operation for power management functions. #### **Data Protocol** The clock driver serial protocol accepts byte write, byte read, block write, and block read operations from the controller. For block write/read operation, access the bytes in sequential order from lowest to highest (most significant bit first) with the ability to stop after any complete byte is transferred. For byte write and byte read operations, the system controller can access individually indexed bytes. The offset of the indexed byte is encoded in the command code described in *Table 2*. The block write and block read protocol is outlined in *Table 3* while *Table 4* outlines byte write and byte read protocol. The slave receiver address is 11010010 (D2h). #### **Table 2. Command Code Definition** | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------| | 7 | 0 = Block read or block write operation, 1 = Byte read or byte write operation | | (6:0) | Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be '0000000' | Table 3. Block Read and Block Write Protocol | | Block Write Protocol | | Block Read Protocol | | | |-------|-------------------------------|-------|-------------------------------------|--|--| | Bit | Description | Bit | Description | | | | 1 | Start | 1 | Start | | | | 8:2 | Slave address–7 bits | 8:2 | Slave address–7 bits | | | | 9 | Write | 9 | Write | | | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | | | 18:11 | Command Code–8 bits | 18:11 | Command Code–8 bits | | | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | | | 27:20 | Byte Count–8 bits | 20 | Repeat start | | | | 28 | Acknowledge from slave | 27:21 | Slave address–7 bits | | | | 36:29 | Data byte 1–8 bits | 28 | Read = 1 | | | | 37 | Acknowledge from slave | 29 | Acknowledge from slave | | | | 45:38 | Data byte 2–8 bits | 37:30 | Byte Count from slave–8 bits | | | | 46 | Acknowledge from slave | 38 | Acknowledge | | | | | Data Byte /Slave Acknowledges | 46:39 | Data byte 1 from slave–8 bits | | | | | Data Byte N–8 bits | 47 | Acknowledge | | | | | Acknowledge from slave | 55:48 | Data byte 2 from slave–8 bits | | | | | Stop | 56 | Acknowledge | | | | | | | Data bytes from slave / Acknowledge | | | | | | | Data Byte N from slave–8 bits | | | | | | | NOT Acknowledge | | | | | | | Stop | | | Table 4. Byte Read and Byte Write Protocol | | Byte Write Protocol | | Byte Read Protocol | |-------|------------------------|-------|------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 8:2 | Slave address–7 bits | 8:2 | Slave address–7 bits | | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 18:11 | Command Code–8 bits | 18:11 | Command Code–8 bits | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | ### Table 4. Byte Read and Byte Write Protocol | 27:20 | Data byte–8 bits | 20 | Repeated start | |-------|------------------------|-------|------------------------| | 28 | Acknowledge from slave | 27:21 | Slave address–7 bits | | 29 | Stop | 28 | Read | | | | 29 | Acknowledge from slave | | | | 37:30 | Data from slave–8 bits | | | | 38 | NOT Acknowledge | | | | 39 | Stop | ### **Control Registers** ### Byte 0: Control Register 0 | Bit | @Pup | Name | Description | |-----|------|--------------|------------------------------------------------------------------------------------------------------------------------------| | 7 | HW | FS_C | CPU Frequency Select Bit, set by HW | | 6 | HW | FS_B | CPU Frequency Select Bit, set by HW | | 5 | HW | FS_A | CPU Frequency Select Bit, set by HW | | 4 | 0 | iAMT_EN | Set via SMBus or by combination of PWRDWN, CPU_STP, and PCI_STP 0 = Legacy Mode, 1 = iAMT Enabled | | 3 | 0 | Reserved | Reserved | | 2 | 0 | SRC_Main_SEL | Select source for SRC clock 0 = SRC_MAIN = PLL1, PLL3_CFG Table applies 1 = SRC_MAIN = PLL3, PLL3_CFG Table does not apply | | 1 | 0 | SATA_SEL | Select source of SATA clock 0 = SATA = SRC_MAIN, 1= SATA = PLL2 | | 0 | 1 | PD_Restore | Save configuration when PD# is asserted 0 = Config. cleared, 1 = Config. saved | # Byte 1: Control Register 1 | Bit | @Pup | Name | Description | |-----|------|------------|-------------------------------------------------------------------------------------------------------------| | 7 | 0 | SRC0_SEL | Select for SRC0 or DOT96 0 = SRC0, 1 = DOT96 When GCLK_SEL=0, this bit is 1. When GCLK_SEL=1, this bit is 0 | | 6 | 0 | PLL1_SS_DC | Select for down or center SS<br>0 = Down spread, 1 = Center spread | | 5 | 0 | PLL3_SS_DC | Select for down or center SS<br>0 = Down spread, 1 = Center spread | | 4 | 0 | PLL3_CFB3 | Bit 4:1 only applies when SRC_Main_SEL = 0 | | 3 | 0 | PLL3_CFB2 | See Table 8: PLL3 / SE configuration table | | 2 | 1 | PLL3_CFB1 | | | 1 | 0 | PLL3_CFB0 | | | 0 | 1 | Reserved | Reserved | ### Byte 2: Control Register 2 | Bit | @Pup | Name | Description | |-----|------|-------|-----------------------------------------------------------------| | 7 | 1 | REF | Output enable for REF 0 = Output Disabled, 1 = Output Enabled | | 6 | 1 | USB | Output enable for USB 0 = Output Disabled, 1 = Output Enabled | | 5 | 1 | PCIF0 | Output enable for PCIF0 0 = Output Disabled, 1 = Output Enabled | ...... DOC #: SP-AP-0063 (Rev. AA) Page 9 of 31 Byte 2: Control Register 2 (continued) | Bit | @Pup | Name | Description | |-----|------|------|----------------------------------------------------------------| | 4 | 1 | PCI4 | Output enable for PCI4 0 = Output Disabled, 1 = Output Enabled | | 3 | 1 | PCI3 | Output enable for PCI3 0 = Output Disabled, 1 = Output Enabled | | 2 | 1 | PCI2 | Output enable for PCl2 0 = Output Disabled, 1 = Output Enabled | | 1 | 1 | PCI1 | Output enable for PCI1 0 = Output Disabled, 1 = Output Enabled | | 0 | 1 | PCI0 | Output enable for PCI0 0 = Output Disabled, 1 = Output Enabled | # Byte 3: Control Register 3 | Bit | @Pup | Name | Description | |-----|------|--------------------|----------------------------------------------------------------------------| | 7 | 1 | SRC[T/C]11 | Output enable for SRC11<br>0 = Output Disabled, 1 = Output Enabled | | 6 | 1 | SRC[T/C]10 | Output enable for SRC10<br>0 = Output Disabled, 1 = Output Enabled | | 5 | 1 | SRC[T/C]9 | Output enable for SRC9 0 = Output Disabled, 1 = Output Enabled | | 4 | 1 | SRC[T/C]8/CPU2_ITP | Output enable for SRC8 or CPU2_ITP 0 = Output Disabled, 1 = Output Enabled | | 3 | 1 | SRC[T/C]7 | Output enable for SRC7<br>0 = Output Disabled, 1 = Output Enabled | | 2 | 1 | SRC[T/C]6 | Output enable for SRC6<br>0 = Output Disabled, 1 = Output Enabled | | 1 | 1 | Reserved | Reserved | | 0 | 1 | SRC[T/C]4 | Output enable for SRC4<br>0 = Output Disabled, 1 = Output Enabled | ### Byte 4: Control Register 4 | Bit | @Pup | Name | Description | |-----|------|-------------------------|----------------------------------------------------------------------------| | 7 | 1 | SRC[T/C]3 | Output enable for SRC3<br>0 = Output Disabled, 1 = Output Enabled | | 6 | 1 | SRC[T/C]2/SATA | Output enable for SRC2/SATA<br>0 = Output Disabled, 1 = Output Enabled | | 5 | 1 | SRC[T/C]1/LCD_100M[T/C] | Output enable for SRC1/LCD_100M<br>0 = Output Disabled, 1 = Output Enabled | | 4 | 1 | SRC[T/C]0/DOT96[T/C] | Output enable for SRC0/DOT96<br>0 = Output Disabled, 1 = Output Enabled | | 3 | 1 | CPU[T/C]1 | Output enable for CPU1<br>0 = Output Disabled, 1 = Output Enabled | | 2 | 1 | CPU[T/C]0 | Output enable for CPU0<br>0 = Output Disabled, 1 = Output Enabled | | 1 | 1 | PLL1_SS_EN | Enable PLL1s spread modulation,<br>0 = Spread Disabled, 1 = Spread Enabled | | 0 | 1 | PLL3_SS_EN | Enable PLL3s spread modulation 0 = Spread Disabled, 1 = Spread Enabled | ### Byte 5: Control Register 5 | Bit | @Pup | Name | Description | |-----|------|-----------|----------------------------------------------------------------------------------------------------------| | 7 | 0 | CR#_A_EN | Enable CR#_A (clk req) 0 = Disabled, 1 = Enabled, | | 6 | 0 | CR#_A_SEL | Set $CR\#_A \rightarrow SRC0$ or $SRC2$<br>0 = $CR\#_A \rightarrow SRC0$ , 1 = $CR\#_A \rightarrow SRC2$ | | 5 | 0 | CR#_B_EN | Enable CR#_B(clk req) 0 = Disabled, 1 = Enabled, | | 4 | 0 | CR#_B_SEL | Set CR#_B $\rightarrow$ SRC1 or SRC4<br>0 = CR#_B $\rightarrow$ SRC1, 1 = CR#_B $\rightarrow$ SRC4 | | 3 | 0 | CR#_C_EN | Enable CR#_C (clk req) 0 = Disabled, 1 = Enabled | | 2 | 0 | CR#_C_SEL | Set $CR\#_C \rightarrow SRC0$ or $SRC2$<br>0 = $CR\#_C \rightarrow SRC0$ , 1 = $CR\#_C \rightarrow SRC2$ | | 1 | 0 | CR#_D_EN | Enable CR#_D (clk req) 0 = Disabled, 1 = Enabled | | 0 | 0 | CR#_D_SEL | Set $CR\#_D \rightarrow SRC1$ or $SRC4$<br>0 = $CR\#_D \rightarrow SRC1$ , 1 = $CR\#_D \rightarrow SRC4$ | # Byte 6: Control Register 6 | Bit | @Pup | Name | Description | |-----|------|------------------|-----------------------------------------------------------------------------| | 7 | 0 | CR#_E_EN | Enable CR#_E (clk req) → SRC6<br>0 = Disabled, 1 = Enabled | | 6 | 0 | CR#_F_EN | Enable CR#_F (clk req) → SRC8<br>0 = Disabled, 1 = Enabled | | 5 | 0 | CR#_G_EN | Enable CR#_G (clk req) → SRC9<br>0 = Disabled, 1 = Enabled | | 4 | 0 | CR#_H_EN | Enable CR#_H (clk req) → SRC10<br>0 = Disabled, 1 = Enabled | | 3 | 0 | Reserved | Reserved | | 2 | 0 | Reserved | Reserved | | 1 | 0 | LCD_100_STP_CTRL | If set, LCD_100 stop with PCI_STP# 0 = Free running, 1 = PCI_STP# stoppable | | 0 | 0 | SRC_STP_CTRL | If set, SRCs stop with PCI_STP# 0 = Free running, 1 = PCI_STP# stoppable | # Byte 7: Vendor ID | Bit | @Pup | Name | Description | |-----|------|-----------------|---------------------| | 7 | 0 | Rev Code Bit 3 | Revision Code Bit 3 | | 6 | 0 | Rev Code Bit 2 | Revision Code Bit 2 | | 5 | 0 | Rev Code Bit 1 | Revision Code Bit 1 | | 4 | 1 | Rev Code Bit 0 | Revision Code Bit 0 | | 3 | 1 | Vendor ID bit 3 | Vendor ID Bit 3 | | 2 | 0 | Vendor ID bit 2 | Vendor ID Bit 2 | | 1 | 0 | Vendor ID bit 1 | Vendor ID Bit 1 | | 0 | 0 | Vendor ID bit 0 | Vendor ID Bit 0 | # Byte 8: Control Register 8 | Bit | @Pup | Name | Description | |-----|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 1 | Device_ID3 | 0000 = CK505 Yellow Cover Device, 56-pin TSSOP | | 6 | 0 | Device_ID2 | 70001 = CK505 Yellow Cover Device, 64-pin TSSOP<br>20010 = CK505 Yellow Cover Device, 48-pin QFN (Reserved) | | 5 | 0 | Device_ID1 | 0011 = CK505 Yellow Cover Device, 56-pin QFN (Reserved) | | 4 | 0 | Device_ID0 | 0100 = CK505 Yellow Cover Device, 64-pin QFN 0101 = CK505 Yellow Cover Device, 72-pin QFN (Reserved) 0110 = CK505 Yellow Cover Device, 48-pin SSOP (Reserved) 0111 = CK505 Yellow Cover Device, 48-pin SSOP (Reserved) 1000 = Reserved 1001 = CY28548 1010 = Reserved 1011 = Reserved 1100 = Reserved 1110 = Reserved 1111 = Reserved 1111 = Reserved | | 3 | 0 | Reserved | Reserved | | 2 | 0 | Reserved | Reserved | | 1 | 1 | 27M_NSS_OE | Output enable for 27M_NSS 0 = Output Disabled, 1 = Output Enabled | | 0 | 1 | 27M_SS_OE | Output enable for 27M_SS 0 = Output Disabled, 1 = Output Enabled | ### Byte 9: Control Register 9 | Bit | @Pup | Name | Description | |-----|------|----------------------|--------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | PCIF_0_with PCI_STP# | Allows control of PCIF_0 with assertion of PCI_STP# 0 = Free running PCIF, 1 = Stopped with PCI_STP# | | 6 | HW | TME_STRAP | Trusted mode enable strap status 0 = Normal, 1 = No overclocking | | 5 | 1 | REF_DSC1 | REF drive strength 1 of 2 (See Byte 17 and 18 for more setting) 0 = Low, 1 = High | | 4 | 0 | TEST_MODE_SEL | Mode select either REF/N or tri-state 0 = All output tri-state, 1 = All output REF/N | | 3 | 0 | TEST_MODE_ENTRY | Allow entry into test mode 0 = Normal operation, 1 = Enter test mode | | 2 | 1 | I2C_VOUT<2> | Differential Amplitude Configuration | | 1 | 0 | I2C_VOUT<1> | I2C_VOUT[2,1,0] | | 0 | 1 | I2C_VOUT<0> | 000 = 0.63V<br>001 = 0.71V<br>010 = 0.77V<br>011 = 082V<br>100 = 0.86V<br>101 = 0.90V (default)<br>110 = 0.93V<br>111 = unused | # Byte 10: Control Register 10 | Bit | @Pup | Name | Description | |-----|------|----------------|------------------------------------------------------------------| | 7 | HW | GCLK_SEL latch | Readback of GCLK_SEL latch<br>0 = DOT96/LCD_100, 1 = SRC0/27 MHz | | 6 | 1 | PLL3_EN | PLL3 power down<br>0 = Power down, 1 = Power up | ...... DOC #: SP-AP-0063 (Rev. AA) Page 12 of 31 # Byte 10: Control Register 10 (continued) | Bit | @Pup | Name | Description | | | | |-----|------|------------------|----------------------------------------------------------------|--|--|--| | 5 | 1 | PLL2_EN | PLL2 power down 0 = Power down, 1 = Power up | | | | | 4 | 1 | SRC_DIV_EN | SRC divider disable<br>0 = Disabled, 1 = Enabled | | | | | 3 | 1 | PCI_DIV_EN | PCI divider disable 0 = Disabled, 1 = Enabled | | | | | 2 | 1 | CPU_DIV_EN | CPU divider disable<br>0 = Disabled, 1 = Enabled | | | | | 1 | 1 | CPU1 Stop Enable | Enable CPU_STP# control of CPU1 0 = Free running, 1= Stoppable | | | | | 0 | 1 | CPU0 Stop Enable | Enable CPU_STP# control of CPU0 0 = Free running, 1= Stoppable | | | | ### Byte 11: Control Register 11 | Bit | @Pup | Name | Description | |-----|------|----------|-------------| | 7 | 0 | Reserved | Reserved | | 6 | 0 | Reserved | Reserved | | 5 | 0 | Reserved | Reserved | | 4 | 0 | Reserved | Reserved | | 3 | 0 | Reserved | Reserved | | 2 | 0 | Reserved | Reserved | | 1 | 0 | Reserved | Reserved | | 0 | 0 | Reserved | Reserved | # Byte 12: Byte Count | Bit | @Pup | Name | Description | |-----|------|----------|-----------------------------------------------------------------------------------------------------------------| | 7 | 0 | Reserved | Reserved | | 6 | 0 | Reserved | Reserved | | 5 | 0 | BC5 | Byte count register for block read operation. | | 4 | 1 | BC4 | The default value for Byte count is 19. In order to read beyond Byte 19, the user should change the byte count | | 3 | 0 | BC3 | limit.to or beyond the byte that is desired to be read. | | 2 | 0 | BC2 | | | 1 | 1 | BC1 | | | 0 | 1 | BC0 | | ### Byte 13: Control Register 13 | Bit | @Pup | Name | Description | | | | |-----|------|----------------|----------------------------------------------------------------------------------------------|--|--|--| | 7 | 1 | USB_BIT1 | USB drive strength 1 of 3(See Byte 17 for more setting) 0 = Low, 1= High | | | | | 6 | 1 | PCI/ PCIF_BIT1 | PCI drive strength 1 of 3(See Byte 17 & 18 for more setting) 0 = Low, 1 = High | | | | | 5 | 0 | PLL1_Spread | Select percentage of spread for PLL1 0 = 0.5%, 1=1% | | | | | 4 | 1 | SATA_SS_EN | Enable SATA spread modulation,<br>0 = Spread Disabled, 1 = Spread Enabled | | | | | 3 | 1 | CPU[T/C]2 | Allow control of CPU2 with assertion of CPU_STP# 0 = Free running, 1 = Stopped with CPU_STP# | | | | # Byte 13: Control Register 13 (continued) | Bit | @Pup | Name | Description | | |-----|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2 | 1 | SE1/SE2_BIT_1 | SE1 and SE2 Drive Strength Setting 1 of 3 (See Byte 17 and 18 for more se 0 = Low, 1= High | | | 1 | 1 | Reserved | Reserved | | | 0 | 1 | SW_PCI | SW PCI_STP# Function 0 = SW PCI_STP assert, 1 = SW PCI_STP deassert When this bit is set to 0, all STOPPABLE PCI, PCIF and SRC outputs are stopped in a synchronous manner with no short pulses. When this bit is set to 1, all STOPPED PCI, PCIF and SRC outputs are resumed in a synchronous manner with no short pulses. | | ### Byte 14: Control Register 14 | Bit | @Pup | Name | Description | |-----|------|------------|--------------------------------------------------------------------| | 7 | 0 | CPU_DAF_N7 | If Prog_CPU_EN is set, the values programmed in CPU_DAF_N[8:0] and | | 6 | 0 | CPU_DAF_N6 | CPU_DAF_M[6:0] are used to determine the CPU output frequency. | | 5 | 0 | CPU_DAF_N5 | | | 4 | 0 | CPU_DAF_N4 | | | 3 | 0 | CPU_DAF_N3 | | | 2 | 0 | CPU_DAF_N2 | | | 1 | 0 | CPU_DAF_N1 | | | 0 | 0 | CPU_DAF_N0 | | # Byte 15: Control Register 15 | Bit | @Pup | Name | Description | | | | | |-----|------|------------|--------------------------------------------------------------------|--|--|--|--| | 7 | 0 | CPU_DAF_N8 | See Byte 14 for description | | | | | | 6 | 0 | CPU_DAF_M6 | If Prog_CPU_EN is set, the values programmed in CPU_DAF_N[8:0] and | | | | | | 5 | 0 | CPU_DAF_M5 | CPU_DAF_M[6:0] are used to determine the CPU output frequency. | | | | | | 4 | 0 | CPU_DAF_M4 | | | | | | | 3 | 0 | CPU_DAF_M3 | | | | | | | 2 | 0 | CPU_DAF_M2 | | | | | | | 1 | 0 | CPU_DAF_M1 | | | | | | | 0 | 0 | CPU_DAF_M0 | | | | | | # Byte 16: Control Register 16 | Bit | @Pup | Name | Description | | | | |-----|------|----------|--------------------------------|--|--|--| | 7 | 0 | PCI-E_N7 | PCI-E Dial-A-Frequency® Bit N7 | | | | | 6 | 0 | PCI-E_N6 | PCI-E Dial-A-Frequency Bit N6 | | | | | 5 | 0 | PCI-E_N5 | PCI-E Dial-A-Frequency Bit N5 | | | | | 4 | 0 | PCI-E_N4 | PCI-E Dial-A-Frequency Bit N4 | | | | | 3 | 0 | PCI-E_N3 | PCI-E Dial-A-Frequency Bit N3 | | | | | 2 | 0 | PCI-E_N2 | PCI-E Dial-A-Frequency Bit N2 | | | | | 1 | 0 | PCI-E_N1 | PCI-E Dial-A-Frequency Bit N1 | | | | | 0 | 0 | PCI-E_N0 | PCI-E Dial-A-Frequency Bit N0 | | | | ### Byte 17: Control Register 17 | Bit | @Pup | Name | Description | | | | |-----|------|----------------|-------------------------------------------------------------------------------------------|--|--|--| | 7 | 0 | SMSW_EN | Enable Smooth Switching<br>0 = Disabled, 1= Enabled | | | | | 6 | 0 | SMSW_SEL | Smooth switch select 0 = CPU_PLL, 1 = SRC_PLL | | | | | 5 | 0 | SE1/SE2_BIT0 | SE1 and SE2 drive strength Setting 2 of 3(see Byte 18 for more setting) 0 = Low, 1= High | | | | | 4 | 0 | Prog_PCI-E_EN | Programmable PCI-E frequency enable 0 = Disabled, 1= Enabled | | | | | 3 | 0 | Prog_CPU_EN | Programmable CPU frequency enable 0 = Disabled, 1= Enabled | | | | | 2 | 0 | REF_BIT0 | REFdrive strength strength Setting 2 of 3(see Byte 18 for more setting) 0 = Low, 1= High | | | | | 1 | 0 | USB_BIT0 | USB drive strength strength Setting 2 of 3(see Byte 18 for more setting) 0 = Low, 1= High | | | | | 0 | 0 | PCI/ PCIF_BIT0 | PCI drive strength strength Setting 2 of 3(see Byte 18 for more setting) 0 = Low, 1= High | | | | #### Byte 18: Control Register 18 | 7 | 0 | REF_BIT2 | Drive Strength Co | ontrol | | | | |---|---|---------------|-------------------|----------|--------------------------|-----------|--------------------| | 6 | 0 | RESERVED | | | | | | | 5 | 1 | RESERVED | | | | | | | 4 | 0 | RESERVED | | BIT_2 | BIT_1<br>(Various Bytes) | BIT_0 | Buffer<br>Strength | | 3 | 0 | USB_BIT2 | | (Byte18) | (valious Bytes) | (Byte 17) | Strongest | | 2 | 0 | PCI/PCIF_BIT2 | | 1 | 1 | 0 | <b>A</b> | | 1 | 0 | SE1/SE2_BIT2 | | 1 | 0 | 1 | 1 [ | | 0 | 0 | RESERVED | | 1 | 0 | 0 | | | | | | | 0 | 1 | 1 | | | | | | Default | 0 | 1 | 0 | | | | | | | 0 | 0 | 1 | 1 | ### Table 5. Output Driver Status during PCI-STP# and CPU-STP# | | | PCI_STP# Asserted | CPU_STP# Asserted | SMBus OE Disabled | |---------------------|----------------------|-------------------|--------------------|-------------------------| | Single-ended Clocks | Stoppable Driven low | | Running Driven low | | | | Non stoppable | Running | Running | | | Differential Clocks | Stoppable | Clock driven high | Clock driven high | Clock driven Low or 20K | | | | Clock# driven low | Clock# driven low | pulldown | | | Non stoppable | Running | Running | | ### **Table 6. Output Driver Status** | | All Single-ended Clocks w/o Strap w/ Strap | | All Differential Clocks except CPU1 | | CPU1 | | |--------------------|--------------------------------------------|------|-------------------------------------|--------|---------------------|---------| | | | | Clock | Clock# | Clock | Clock# | | Latches Open State | Low | Hi-z | Low or 20K pulldown | Low | Low or 20K pulldown | Low | | Powerdown | Low | Hi-z | Low or 20K pulldown | Low | Low or 20K pulldown | Low | | M1 | Low | Hi-z | Low or 20K pulldown | Low | Running | Running | Table 7. PLL3/SE Configuration Table | GCLK_SEL | B1b4 | B1b3 | B1b2 | B1b1 | Pin 24 (17) MHz | Pin 25 (18) MHz | Spread (%) | Comment | |----------|------|------|------|------|-----------------|-----------------|------------|--------------------| | 0 | 0 | 0 | 0 | 0 | | PLLS | 3 Disabled | | | 0 | 0 | 0 | 0 | 1 | 100 | 100 | 0.5 | SRC1 from SRC_Main | | 0 | 0 | 0 | 1 | 0 | 100 | 100 | 0.5 | LCD_100 from PLL3 | | 0 | 0 | 0 | 1 | 1 | 100 | 100 | 1 | LCD_100 from PLL3 | | 0 | 0 | 1 | 0 | 0 | 100 | 100 | 1.5 | LCD_100 from PLL3 | | 0 | 0 | 1 | 0 | 1 | 100 | 100 | 2 | LCD_100 from PLL3 | | 0 | 0 | 1 | 1 | 0 | N/A | N/A | N/A | N/A | | 0 | 0 | 1 | 1 | 1 | N/A | N/A | N/A | N/A | | 0 | 1 | 0 | 0 | 0 | N/A | N/A | N/A | N/A | | 0 | 1 | 0 | 0 | 1 | N/A | N/A | N/A | N/A | | 0 | 1 | 0 | 1 | 0 | N/A | N/A | N/A | N/A | | 0 | 1 | 0 | 1 | 1 | N/A | N/A | N/A | N/A | | 0 | 1 | 1 | 0 | 0 | N/A | N/A | none | N/A | | 0 | 1 | 1 | 0 | 1 | N/A | N/A | N/A | N/A | | 0 | 1 | 1 | 1 | 0 | N/A | N/A | N/A | N/A | | 0 | 1 | 1 | 1 | 1 | N/A | N/A | N/A | N/A | | 1 | 0 | 0 | 0 | 0 | N/A | N/A | N/A | | | 1 | 0 | 0 | 0 | 1 | 27M_NSS | 27M_SS | 0.5 | 27M_SS from PLL3 | | 1 | 0 | 0 | 1 | 0 | 27M_NSS | 27M_SS | 0.5 | 27M_SS from PLL3 | | 1 | 0 | 0 | 1 | 1 | 27M_NSS | 27M_SS | 1 | 27M_SS from PLL3 | | 1 | 0 | 1 | 0 | 0 | 27M_NSS | 27M_SS | 1.5 | 27M_SS from PLL3 | | 1 | 0 | 1 | 0 | 1 | 27M_NSS | 27M_SS | 2 | 27M_SS from PLL3 | | 1 | 0 | 1 | 1 | 0 | N/A | N/A | N/A | | | 1 | 0 | 1 | 1 | 1 | N/A | N/A | N/A | | | 1 | 1 | 0 | 0 | 0 | N/A | N/A | N/A | | | 1 | 1 | 0 | 0 | 1 | N/A | N/A | N/A | | | 1 | 1 | 0 | 1 | 0 | N/A | N/A | N/A | | | 1 | 1 | 0 | 1 | 1 | N/A | N/A | N/A | | | 1 | 1 | 1 | 0 | 0 | N/A | N/A | N/A | | | 1 | 1 | 1 | 0 | 1 | N/A | N/A | N/A | | # Dial-A-Frequency® (CPU and SRC Clocks) This feature allows the user to over-clock their system by slowly stepping up the CPU or SRC frequency. When the programmable output frequency feature is enabled, the CPU and SRC frequencies are determined by the following equation: Fcpu = G \* N/M or Fcpu=G2 \* N, where G2 = G / M. - "N" and "M" are the values programmed in Programmable Frequency Select N-Value Register and M-Value Register, respectively. - "G" stands for the PLL Gear Constant, which is determined by the programmed value of FS[E:A]. See *Table 1*, *Frequency Select Table* for the Gear Constant for each Frequency selection. The PCI Express only allows user control of the N register, the M value is fixed and documented in *Table 1*, *Frequency Select Table*. In this mode, the user writes the desired N and M values into the DAF I2C registers. The user cannot change only the M value and must change both the M and the N values at the same time, if they require a change to the M value. The user may change only the N value. #### **Associated Register Bits** - CPU\_DAF Enable This bit enables CPU DAF mode. By default, it is not set. When set, the operating frequency is determined by the values entered into the CPU\_DAF\_N register. Note that the CPU\_DAF\_N and M register must contain valid values before CPU\_DAF is set. Default = 0, (No DAF). - CPU\_DAF\_N There are nine bits (for 512 values) to linearly change the CPU frequency (limited by VCO range). Default = 0, (0000). The allowable values for N are detailed in *Table 1*, *Frequency Select Table*. - CPU DAF M There are 7 bits (for 128 values) to linearly change the CPU frequency (limited by VCO range). Default = 0, the allowable values for M are detailed in Table 1, Frequency Select Table - SRC\_DAF Enable This bit enables SRC DAF mode. By default, it is not set. When set, the operating frequency is determined by the values entered into the SRC\_DAF\_N register. Note that the SRC\_DAF\_N register must contain valid values before SRC\_DAF is set. Default = 0, (No DAF). - SRC\_DAF\_N There are nine bits (for 512 values) to linearly change the CPU frequency (limited by VCO range). Default = 0, (0000). The allowable values for N are detailed in Table 1, Frequency Select Table. #### **Smooth Switching** The device contains one smooth switch circuit that is shared by the CPU PLL and SRC PLL. The smooth switch circuit ensures that when the output frequency changes by overclocking, the transition from the old frequency to the new frequency is a slow, smooth transition containing no glitches. The rate of change of output frequency when using the smooth switch circuit is less than 1 MHz/0.667 $\mu s$ . The frequency overshoot and undershoot is less than 2%. The Smooth Switch circuit assigns auto or manual. In Auto mode, clock generator assigns smooth switch automatically when the PLL does overclocking. For manual mode, assign the smooth switch circuit to PLL via Smbus. By default the smooth switch circuit is set to auto mode. PLL can be over-clocked when it does not have control of the smooth switch circuit but it is not guaranteed to transition to the new frequency without large frequency glitches. Do not enable over-clocking and change the N values of both PLLs in the same SMBUS block write and use smooth switch mechanism on spread spectrum on/off. #### PD RESTORE If a '0' is set for Byte 0 bit 0 then, upon assertion of PD# LOW, the SL28541 initiates a full reset. The result of this is that the clock chip emulates a cold power on start and goes to the "Latches Open" state. If the PD\_RESTORE bit is set to a '1' then the configuration is stored upon PD# asserted LOW. Note that if the iAMT bit, Byte 0 bit 3, is set to a '1' then the PD\_RESTORE bit must be ignored. In other words, in Intel iAMT mode, PD# reset is not allowed. #### PD# (Power down) Clarification The CKPWRGD/PD# pin is a dual-function pin. During initial power up, the pin functions as CKPWRGD. Once CKPWRGD has been sampled HIGH by the clock chip, the pin assumes PD# functionality. The PD# pin is an asynchronous active LOW input used to shut off all clocks cleanly before shutting off power to the device. This signal is synchronized internally to the device before powering down the clock synthesizer. PD# is also an asynchronous input for powering up the system. When PD# is asserted LOW, clocks are driven to a LOW value and held before turning off the VCOs and the crystal oscillator. #### PD# (Power down) Assertion When PD is sampled HIGH by two consecutive rising edges of CPUC, all single-ended outputs will be held LOW on their next HIGH-to-LOW transition and differential clocks must held LOW. When PD mode is desired as the initial power on state, PD must be asserted HIGH in less than 10 $\mu s$ after asserting CKPWRGD. #### **PD# Deassertion** The power up latency is less than 1.8 ms. This is the time from the deassertion of the PD# pin or the ramping of the power supply until the time that stable clocks are generated from the clock chip. All differential outputs stopped in a three-state condition, resulting from power down are driven high in less than 300 $\mu s$ of PD# deassertion to a voltage greater than 200 mV. After the clock chip's internal PLL is powered up and locked, all outputs are enabled within a few clock cycles of each clock. Figure 2 is an example showing the relationship of clocks coming up. Figure 1. Power down Assertion Timing Waveform Figure 2. Power down Deassertion Timing Waveform Figure 3. CKPWRGD Timing Diagram #### CPU\_STP# Assertion The CPU\_STP# signal is an active LOW input used for synchronous stopping and starting the CPU output clocks while the rest of the clock generator continues to function. When the CPU\_STP# pin is asserted, all CPU outputs that are set with the SMBus configuration to be stoppable are stopped within two to six CPU clock periods after sampled by two rising edges of the internal CPUC clock. The final states of the stopped CPU signals are CPUT = HIGH and CPUC = LOW. #### CPU\_STP# Deassertion The deassertion of the CPU\_STP# signal causes all stopped CPU outputs to resume normal operation in a synchronous manner. No short or stretched clock pulses are produced when the clock resumes. The maximum latency from the deassertion to active outputs is no more than two CPU clock cycles. Figure 4. CPU\_STP# Assertion Waveform Figure 5. CPU\_STP# Deassertion Waveform ### PCI\_STP# Assertion The PCI\_STP# signal is an active LOW input used for synchronously stopping and starting the PCI outputs while the rest of the clock generator continues to function. The set-up time for capturing PCI\_STP# going LOW is 10 ns (t<sub>SU</sub>). (See *Figure 6.*) The PCIF clocks are affected by this pin if their corresponding control bit in the SMBus register is set to allow them to be free running. Figure 6. PCI\_STP# Assertion Waveform #### PCI\_STP# Deassertion The deassertion of the PCI\_STP# signal causes all PCI and stoppable PCIF clocks to resume running in a synchronous manner within two PCI clock periods, after PCI\_STP# transitions to a HIGH level. Figure 7. PCI\_STP# Deassertion Waveform Figure 8. Clock Generator Power up/Run State Diagram Figure 9. BSEL Serial Latching # **Absolute Maximum Conditions** | Parameter | Description | Condition | Min. | Max. | Unit | |--------------------|----------------------------------------------|-----------------------------|------|-------|----------| | $V_{DD\_3.3V}$ | Supply Voltage | Functional | _ | 4.6 | V | | $V_{DD\_IO}$ | IO Supply Voltage | Functional | | 3.465 | V | | V <sub>IN</sub> | Input Voltage | Relative to V <sub>SS</sub> | -0.5 | 4.6 | $V_{DC}$ | | T <sub>S</sub> | Temperature, Storage | Non-functional | -65 | 150 | °C | | T <sub>A</sub> | Commercial Temperature,<br>Operating Ambient | Functional | 0 | 85 | °C | | | Industrial Temperature,<br>Operating Ambient | | -40 | +85 | °C | | TJ | Temperature, Junction | Functional | _ | 150 | °C | | Ø <sub>JC</sub> | Dissipation, Junction to Case | JEDEC (JESD 51) | _ | 20 | °C/W | | Ø <sub>JA</sub> | Dissipation, Junction to Ambient | JEDEC (JESD 51) | - | 60 | °C/<br>W | | ESD <sub>HBM</sub> | ESD Protection (Human Body Model) | JEDEC (JESD 22-A114) | 2000 | _ | V | | UL-94 | Flammability Rating | UL (CLASS) | V- | 0 | | | MSL | Moisture Sensitivity Level | | 1 | | | Multiple Supplies: The Voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required. # **DC Electrical Specifications** | Parameter | Description | Condition | Min. | Max. | Unit | |----------------------------|-------------------------------|--------------------------------------------------------------------------|-----------------------|--------------------|------| | VDD core | 3.3V Operating Voltage | 3.3 ± 5% | 3.135 | 3.465 | V | | V <sub>IH</sub> | 3.3V Input High Voltage (SE) | | 2.0 | $V_{DD} + 0.3$ | V | | $V_{IL}$ | 3.3V Input Low Voltage (SE) | | V <sub>SS</sub> - 0.3 | 0.8 | V | | V <sub>IHI2C</sub> | Input High Voltage | SDATA, SCLK | 2.2 | _ | V | | V <sub>ILI2C</sub> | Input Low Voltage | SDATA, SCLK | _ | 1.0 | V | | V <sub>IH_FS</sub> | FS_[A,B] Input High Voltage | | 0.7 | 1.5 | V | | $V_{IL_FS}$ | FS_[A,B] Input Low Voltage | | $V_{SS} - 0.3$ | 0.35 | V | | V <sub>IHFS_C_TEST</sub> | FS_C Input High Voltage | | 2 | $V_{DD} + 0.3$ | V | | V <sub>IMFS_C_NORMAL</sub> | FS_C Input Middle Voltage | | 0.7 | 1.5 | V | | V <sub>ILFS_C_NORMAL</sub> | FS_C Input Low Voltage | | $V_{SS} - 0.3$ | 0.35 | V | | I <sub>IH</sub> | Input High Leakage Current | Except internal pull-down resistors, $0 < V_{IN} < V_{DD}$ | _ | 5 | μА | | I <sub>IL</sub> | Input Low Leakage Current | Except internal pull-up resistors, 0 < V <sub>IN</sub> < V <sub>DD</sub> | <b>-</b> 5 | _ | μА | | V <sub>OH</sub> | 3.3V Output High Voltage (SE) | $I_{OH} = -1 \text{ mA}$ | 2.4 | _ | V | | V <sub>OL</sub> | 3.3V Output Low Voltage (SE) | I <sub>OL</sub> = 1 mA | _ | 0.4 | V | | V <sub>DD IO</sub> | Low Voltage IO Supply Voltage | | 1 | 3.465 | V | | I <sub>OZ</sub> | High-impedance Output Current | | -10 | 10 | μА | | C <sub>IN</sub> | Input Pin Capacitance | | 1.5 | 5 | pF | | C <sub>OUT</sub> | Output Pin Capacitance | | | 6 | pF | | L <sub>IN</sub> | Pin Inductance | | _ | 7 | nΗ | | $V_{XIH}$ | Xin High Voltage | | 0.7V <sub>DD</sub> | $V_{DD}$ | V | | $V_{XIL}$ | Xin Low Voltage | | 0 | 0.3V <sub>DD</sub> | V | | IDD <sub>PWRDWN</sub> | Power Down Current | | | 1 | mA | | I <sub>DD</sub> | Dynamic Supply Current | | _ | 250 | mA | # **AC Electrical Specifications** | Parameter | Description | Condition | Min. | Max. | Unit | |--------------------------------|-------------------------------------------|------------------------------------------------------------|----------|----------|------| | Crystal | | | | l e | | | L <sub>ACC</sub> | Long-term Accuracy | | - | 300 | ppm | | Clock Input | | | | L | 1 | | T <sub>DC</sub> | CLKIN Duty Cycle | Measured at VDD/2 | 47 | 53 | % | | T <sub>R</sub> /T <sub>F</sub> | CLKIN Rise and Fall Times | Measured between 0.2V <sub>DD</sub> and 0.8V <sub>DD</sub> | 0.5 | 4.0 | V/ns | | T <sub>CCJ</sub> | CLKIN Cycle to Cycle Jitter | Measured at VDD/2 | _ | 250 | ps | | T <sub>LTJ</sub> | CLKIN Long Term Jitter | Measured at VDD/2 | _ | 350 | ps | | V <sub>IL</sub> | Input Low Voltage | XIN / CLKIN pin | _ | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | XIN / CLKIN pin | 2 | VDD+0.3 | V | | I <sub>IL</sub> | Input LowCurrent | XIN / CLKIN pin, 0 < VIN < 0.8 | _ | 20 | uA | | I <sub>IH</sub> | Input HighCurrent | XIN / CLKIN pin, VIN = VDD | _ | 35 | uA | | CPU at 0.7V | | | | l | | | T <sub>DC</sub> | CPU Clock Duty Cycle | Measured at 0V differential at 0.1s | 45 | 55 | % | | T <sub>PERIOD</sub> | 100 MHz CPU Clock Period | Measured at 0V differential at 0.1s | 9.99900 | 10.00100 | ns | | T <sub>PERIOD</sub> | 133 MHz CPU Clock Period | Measured at 0V differential at 0.1s | 7.49925 | 7.50075 | ns | | T <sub>PERIOD</sub> | 166 MHz CPU Clock Period | Measured at 0V differential at 0.1s | 5.99940 | 6.00060 | ns | | T <sub>PERIOD</sub> | 200 MHz CPU Clock Period | Measured at 0V differential at 0.1s | 4.99950 | 5.00050 | ns | | T <sub>PERIOD</sub> | 266 MHz CPU Clock Period | Measured at 0V differential at 0.1s | 3.74963 | 3.75038 | ns | | T <sub>PERIOD</sub> | 333 MHz CPU Clock Period | Measured at 0V differential at 0.1s | 2.99970 | 3.00030 | ns | | T <sub>PERIOD</sub> | 400 MHz CPU Clock Period | Measured at 0V differential at 0.1s | 2.49975 | 2.50025 | ns | | T <sub>PERIODSS</sub> | 100 MHz CPU Clock Period, SSC | Measured at 0V differential at 0.1s | 10.02406 | 10.02607 | ns | | T <sub>PERIODSS</sub> | 133 MHz CPU Clock Period, SSC | Measured at 0V differential at 0.1s | 7.51804 | 7.51955 | ns | | T <sub>PERIODSS</sub> | 166 MHz CPU Clock Period, SSC | Measured at 0V differential at 0.1s | 6.01444 | 6.01564 | ns | | T <sub>PERIODSS</sub> | 200 MHz CPU Clock Period, SSC | Measured at 0V differential at 0.1s | 5.01203 | 5.01303 | ns | | T <sub>PERIODSS</sub> | 266 MHz CPU Clock Period, SSC | Measured at 0V differential at 0.1s | 3.75902 | 3.75978 | ns | | T <sub>PERIODSS</sub> | 333 MHz CPU Clock Period, SSC | Measured at 0V differential at 0.1s | 3.00722 | 3.00782 | ns | | T <sub>PERIODSS</sub> | 400 MHz CPU Clock Period, SSC | Measured at 0V differential at 0.1s | 2.50601 | 2.50652 | ns | | T <sub>PERIODAbs</sub> | 100 MHz CPU Clock Absolute period | Measured at 0V differential at 1 clock | 9.91400 | 10.0860 | ns | | T <sub>PERIODAbs</sub> | 133 MHz CPU Clock Absolute period | Measured at 0V differential at 1 clock | 7.41425 | 7.58575 | ns | | T <sub>PERIODAbs</sub> | 166 MHz CPU Clock Absolute period | Measured at 0V differential at 1 clock | 5.91440 | 6.08560 | ns | | T <sub>PERIODAbs</sub> | 200 MHz CPU Clock Absolute period | Measured at 0V differential at 1 clock | 4.91450 | 5.08550 | ns | | T <sub>PERIODAbs</sub> | 266 MHz CPU Clock Absolute period | Measured at 0V differential at 1 clock | 3.66463 | 3.83538 | ns | | T <sub>PERIODAbs</sub> | 333 MHz CPU Clock Absolute period | Measured at 0V differential at 1 clock | 2.91470 | 3.08530 | ns | | T <sub>PERIODAbs</sub> | 400 MHz CPU Clock Absolute period | Measured at 0V differential at 1 clock | 2.41475 | 2.58525 | ns | | T <sub>PERIODSSAbs</sub> | 100 MHz CPU Clock Absolute period, SSC | Measured at 0V differential at 1 clock | 9.91406 | 10.1362 | ns | | T <sub>PERIODSSAbs</sub> | 133 MHz CPU Clock Absolute period, SSC | Measured at 0V differential at 1 clock | 7.41430 | 7.62340 | ns | | T <sub>PERIODSSAbs</sub> | 166 MHz CPU Clock Absolute period,<br>SSC | Measured at 0V differential at 1 clock | 5.91444 | 6.11572 | ns | | T <sub>PERIODSSAbs</sub> | 200 MHz CPU Clock Absolute period,<br>SSC | Measured at 0V differential at 1 clock | 4.91453 | 5.11060 | ns | | T <sub>PERIODSSAbs</sub> | 266 MHz CPU Clock Absolute period,<br>SSC | Measured at 0V differential at 1 clock | 3.66465 | 3.85420 | ns | | T <sub>PERIODSSAbs</sub> | 333 MHz CPU Clock Absolute period, SSC | Measured at 0V differential at 1 clock | 2.91472 | 3.10036 | ns | # AC Electrical Specifications (continued) | Parameter | Description | Condition | Min. | Max. | Unit | |---------------------------------|--------------------------------------------------------------|----------------------------------------|----------|----------|------| | T <sub>PERIODSSAbs</sub> | 400 MHz CPU Clock Absolute period, SSC | Measured at 0V differential at 1 clock | 2.41477 | 2.59780 | ns | | T <sub>CCJ</sub> | CPU Cycle to Cycle Jitter | Measured at 0V differential | _ | 85 | ps | | T <sub>CCJ2</sub> | CPU2_ITP Cycle to Cycle Jitter | Measured at 0V differential | _ | 125 | ps | | L <sub>ACC</sub> | Long-term Accuracy | Measured at 0V differential | _ | 100 | ppm | | T <sub>SKEW</sub> | CPU0 to CPU1 Clock Skew | Measured at 0V differential | _ | 100 | ps | | T <sub>SKEW2</sub> | CPU2_ITP to CPU0 Clock Skew | Measured at 0V differential | _ | 150 | ps | | T <sub>R</sub> / T <sub>F</sub> | CPU Rising/Falling Slew rate | Measured differentially from ±150 mV | 2.5 | 8 | V/ns | | T <sub>RFM</sub> | Rise/Fall Matching | Measured single-endedly from ±75 mV | - | 20 | % | | V <sub>HIGH</sub> | Voltage High | | | 1.15 | V | | $V_{LOW}$ | Voltage Low | | -0.3 | _ | V | | V <sub>OX</sub> | Crossing Point Voltage at 0.7V Swing | | 300 | 550 | mV | | SRC at 0.7V | | | | | | | T <sub>DC</sub> | SRC Duty Cycle | Measured at 0V differential | 45 | 55 | % | | T <sub>PERIOD</sub> | 100 MHz SRC Period | Measured at 0V differential at 0.1s | 9.99900 | 10.0010 | ns | | T <sub>PERIODSS</sub> | 100 MHz SRC Period, SSC | Measured at 0V differential at 0.1s | 10.02406 | 10.02607 | ns | | T <sub>PERIODAbs</sub> | 100 MHz SRC Absolute Period | Measured at 0V differential at 1 clock | 9.87400 | 10.1260 | ns | | T <sub>PERIODSSAbs</sub> | 100 MHz SRC Absolute Period, SSC | Measured at 0V differential at 1 clock | 9.87406 | 10.1762 | ns | | T <sub>SKEW(window)</sub> | Any SRC Clock Skew from the earliest bank to the latest bank | Measured at 0V differential | - | 3.0 | ns | | T <sub>CCJ</sub> | SRC Cycle to Cycle Jitter | Measured at 0V differential | _ | 125 | ps | | L <sub>ACC</sub> | SRC Long Term Accuracy | Measured at 0V differential | - | 100 | ppm | | T <sub>R</sub> / T <sub>F</sub> | SRC Rising/Falling Slew Rate | Measured differentially from ±150 mV | 2.5 | 8 | V/ns | | T <sub>RFM</sub> | Rise/Fall Matching | Measured single-endedly from ±75 mV | _ | 20 | % | | V <sub>HIGH</sub> | Voltage High | | | 1.15 | V | | $V_{LOW}$ | Voltage Low | | -0.3 | _ | V | | V <sub>OX</sub> | Crossing Point Voltage at 0.7V Swing | | 300 | 550 | mV | | DOT96 at 0.7V | | | | | | | T <sub>DC</sub> | DOT96 Duty Cycle | Measured at 0V differential | 45 | 55 | % | | T <sub>PERIOD</sub> | DOT96 Period | Measured at 0V differential at 0.1s | 10.4156 | 10.4177 | ns | | T <sub>PERIODAbs</sub> | DOT96 Absolute Period | Measured at 0V differential at 0.1s | 10.1656 | 10.6677 | ns | | T <sub>CCJ</sub> | DOT96 Cycle to Cycle Jitter | Measured at 0V differential at 1 clock | _ | 250 | ps | | L <sub>ACC</sub> | DOT96 Long Term Accuracy | Measured at 0V differential at 1 clock | _ | 100 | ppm | | T <sub>R</sub> / T <sub>F</sub> | DOT96 Rising/Falling Slew Rate | Measured differentially from ±150 mV | 2.5 | 8 | V/ns | | T <sub>RFM</sub> | Rise/Fall Matching | Measured single-endedly from ±75 mV | - | 20 | % | | V <sub>HIGH</sub> | Voltage High | | | 1.15 | V | | V <sub>LOW</sub> | Voltage Low | | -0.3 | _ | V | | V <sub>OX</sub> | Crossing Point Voltage at 0.7V Swing | | 300 | 550 | mV | | LCD_100_SSC | C at 0.7V | | | | 1 | | T <sub>DC</sub> | LCD_100 Duty Cycle | Measured at 0V differential | 45 | 55 | % | | T <sub>PERIOD</sub> | 100 MHz LCD_100 Period | Measured at 0V differential at 0.1s | 9.99900 | 10.0010 | ns | | T <sub>PERIODSS</sub> | 100 MHz LCD_100 Period, SSC -0.5% | Measured at 0V differential at 0.1s | 10.02406 | 10.02607 | ns | | T <sub>PERIODAS</sub> | 100 MHz LCD_100 Absolute Period | Measured at 0V differential at 1 clock | 9.74900 | 10.25100 | ns | | T <sub>PERIODSSAbs</sub> | 100 MHz LCD_100 Absolute Period,<br>SSC | Measured at 0V differential at 1 clock | 9.74906 | 10.3012 | ns | | | | | | | 1 | # AC Electrical Specifications (continued) | T <sub>CCJ</sub> | Description | Condition | Min. | Max. | Unit | |----------------------------------------|----------------------------------------|--------------------------------------------|----------------------|----------------------|---------| | - 003 | _ , , | Measured at 0V differential | _ | 250 | ps | | L <sub>ACC</sub> | LCD_100 Long Term Accuracy | Measured at 0V differential | _ | 100 | ppm | | T <sub>R</sub> / T <sub>F</sub> | LCD_100 Rising/Falling Slew Rate | Measured differentially from ±150 mV | 2.5 | 8 | V/ns | | T <sub>RFM</sub> | Rise/Fall Matching | Measured single-endedly from ±75 mV | - | 20 | % | | V <sub>HIGH</sub> | Voltage High | | | 1.15 | V | | $V_{LOW}$ | Voltage Low | | -0.3 | _ | V | | V <sub>OX</sub> | Crossing Point Voltage at 0.7V Swing | | 300 | 550 | mV | | PCI/PCIF at 3. | .3V | | | | | | T <sub>DC</sub> | PCI Duty Cycle | Measurement at 1.5V | 45 | 55 | % | | T <sub>PERIOD</sub> | Spread Disabled PCIF/PCI Period | Measurement at 1.5V | 29.99700 | 30.00300 | ns | | T <sub>PERIODSS</sub> | Spread Enabled PCIF/PCI Period | Measurement at 1.5V | 30.08421 | 30.23459 | ns | | T <sub>PERIODAbs</sub> | Spread Disabled PCIF/PCI Period | Measurement at 1.5V | 29.49700 | 30.50300 | ns | | T <sub>PERIODSSAbs</sub> | Spread Enabled PCIF/PCI Period | Measurement at 1.5V | 29.56617 | 30.58421 | ns | | T <sub>HIGH</sub> | Spread Enabled PCIF and PCI high time | Measurement at 2V | 12.27095 | 16.27995 | ns | | $T_LOW$ | Spread Enabled PCIF and PCI low time | Measurement at 0.8V | 11.87095 | 16.07995 | ns | | T <sub>HIGH</sub> | Spread Disabled PCIF and PCI high time | Measurement at 2.V | 12.27365 | 16.27665 | ns | | T <sub>LOW</sub> | Spread Disabled PCIF and PCI low time | Measurement at 0.8V | 11.87365 | 16.07665 | ns | | T <sub>R</sub> / T <sub>F</sub> | PCIF/PCI Rising/Falling Slew Rate | Measured between 0.8V and 2.0V | 1.0 | 4.0 | V/ns | | T <sub>SKEW</sub> | Any PCI clock to Any PCI clock Skew | Measurement at 1.5V | _ | 1000 | ps | | T <sub>CCJ</sub> | PCIF and PCI Cycle to Cycle Jitter | Measurement at 1.5V | _ | 500 | ps | | L <sub>ACC</sub> | PCIF/PCI Long Term Accuracy | Measurement at 1.5V | _ | 100 | ppm | | 48_M at 3.3V | | | | | | | T <sub>DC</sub> | Duty Cycle | Measurement at 1.5V | 45 | 55 | % | | T <sub>PERIOD</sub> | Period | Measurement at 1.5V | 20.83125 | 20.83542 | ns | | T <sub>PERIODAbs</sub> | Absolute Period | Measurement at 1.5V | 20.48125 | 21.18542 | ns | | T <sub>HIGH</sub> | 48_M High time | Measurement at 2V | 8.216563 | 11.15198 | ns | | T <sub>LOW</sub> | 48_M Low time | Measurement at 0.8V | 7.816563 | 10.95198 | ns | | T <sub>R</sub> / T <sub>F</sub> | Rising and Falling Edge Rate | Measured between 0.8V and 2.0V | 1.0 | 2.0 | V/ns | | T <sub>CCJ</sub> | Cycle to Cycle Jitter | Measurement at 1.5V | _ | 350 | ps | | L <sub>ACC</sub> | 48M Long Term Accuracy | Measurement at 1.5V | _ | 100 | ppm | | 27M_NSS/27M | M_SS at 3.3V | | <u>I</u> | | - | | T <sub>DC</sub> | Duty Cycle | Measurement at 1.5V | 45 | 55 | % | | T <sub>PERIOD</sub> | Spread Disabled 27M Period | Measurement at 1.5V | 37.03594 | 37.03813 | ns | | 1 211102 | Spread Enabled 27M Period | Measurement at 1.5V | 37.01299 | 37.13172 | ns | | T <sub>R</sub> / T <sub>F</sub> | Rising and Falling Edge Rate | Measured between 0.8V and 2.0V | 1.0 | 4.0 | V/ns | | T <sub>CCJ</sub> | | Measurement at 1.5V | _ | 250 | ps | | L <sub>ACC</sub> | | Measured at crossing point V <sub>OX</sub> | _ | 50 | ppm | | REF | , | | | | · · · · | | | REF Duty Cycle | Measurement at 1.5V | 45 | 55 | % | | $T_{DC}$ | · · | Measurement at 1.5V | 69.82033 | 69.86224 | ns | | T <sub>DC</sub><br>T <sub>PERIOD</sub> | REF Period | incasarcincin at 1.5 v | 03.02033 | 09.00224 | | | T <sub>PERIOD</sub> | | | | | ns | | | REF Absolute Period | Measurement at 1.5V Measurement at 2V | 68.83429<br>29.97543 | 70.84826<br>38.46654 | | ### AC Electrical Specifications (continued) | Parameter | Description | Condition | Min. | Max. | Unit | |---------------------------------|-----------------------------------|--------------------------------|------|------|------| | T <sub>R</sub> / T <sub>F</sub> | REF Rising and Falling Edge Rate | Measured between 0.8V and 2.0V | 1.0 | 4.0 | V/ns | | T <sub>SKEW</sub> | REF Clock to REF Clock | Measurement at 1.5V | _ | 500 | ps | | T <sub>CCJ</sub> | REF Cycle to Cycle Jitter | Measurement at 1.5V | _ | 1000 | ps | | L <sub>ACC</sub> | Long Term Accuracy | Measurement at 1.5V | _ | 100 | ppm | | ENABLE/DIS/ | ABLE and SET-UP | · | | | | | T <sub>STABLE</sub> | Clock Stabilization from Power-up | | _ | 1.8 | ms | | T <sub>SS</sub> | Stopclock Set-up Time | | 10.0 | - | ns | ### **Test and Measurement Set-up** #### For PCI Single-ended Signals and Reference The following diagram shows the test load configurations for the single-ended PCI, USB, and REF output signals. Figure 10. Single-ended PCI and USB Double Load Configuration Figure 11. Single-ended REF Triple Load Configuration Figure 12. Single-ended Output Signals (for AC Parameters Measurement) ### For CPU, SRC, and DOT96 Signals and Reference This diagram shows the test load configuration for the differential CPU and SRC outputs Figure 13. 0.7V Differential Load Configuration Figure 14. Differential Measurement for Differential Output Signals (for AC Parameters Measurement) Figure 15. Single-ended Measurement for Differential Output Signals (for AC Parameters Measurement) ### **Ordering Information** | Part Number | Package Type | Product Flow | |--------------|----------------------------|--------------------------| | Lead-free | | · | | SL28541BZC | 64-pin TSSOP | Commercial, 0° to 85°C | | SL28541BZCT | 64-pin TSSOP-Tape and Reel | Commercial, 0° to 85°C | | SL28541BQCR | 64-pin QFN | Commercial, 0° to 85°C | | SL28541BQCRT | 64-pin QFN-Tape and Reel | Commercial, 0° to 85°C | | SL28541BZI | 64-pin TSSOP | Industrial, -40° to 85°C | | SL28541BZIT | 64-pin TSSOP-Tape and Reel | Industrial, -40° to 85°C | | SL28541BQIR | 64-pin QFN | Industrial, -40° to 85°C | | SL28541BQIRT | 64-pin QFN-Tape and Reel | Industrial, -40° to 85°C | This device is Pb-free, Halogen-free and RoHS compliant. # **Package Diagrams** #### 64-Lead Thin Shrunk Small Outline Package (6 mm x 17 mm) # Package Diagrams (continued) | | | DIMENSIO | N | | DIMENSION | N | |--------|----------|----------|------|---------|-----------|------| | SYMBOL | | (MM) | | | (MIL) | | | | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | Α | 0.80 | 0.85 | 1.00 | 31 | 33 | 39 | | A1 | 0.00 | 0.02 | 0.05 | 0 | 1 | 2 | | A2 | _ | 0.65 | 1.00 | _ | 26 | 39 | | A3 | _ | 0.20 | _ | - | 8 | _ | | ь | 0.18 | 0.25 | 0.30 | 7 | 10 | 12 | | D | | 9.00 BS0 | | 354 BSC | | | | D1 | | 8.75 BS0 | ; | 344 BSC | | | | D2 | 3.45 | 3.60 | 3.75 | 136 | 142 | 148 | | E | 9.00 BSC | | | | 354 BSC | | | E1 | | 8.75 BS0 | ) | | 344 BSC | | | E2 | 3.45 | 3.60 | 3.75 | 136 | 142 | 148 | | е | 0.50 BSC | | | | 20 BSC | | | Г | 0.30 | 0.40 | 0.50 | 12 | 16 | 20 | | θ | 0, | _ | 14" | 0. | _ | 14" | - 1. REFER TO JEDEC STD: MO-220. 2. DIMENSION "b" APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.15MM AND 0.30MM FROM THE TERMINAL TIP. IF THE TERMINAL HAS OPTIONAL RADIUS ON THE OTHER END OF THE TERMINAL, THE DIMENSION B SHOULD NOT BE MEASURED IN THAT RADIUS AREA. #### **Document History Page** Document Title: SL28541 Clock Generator for Intel®Mobile Chipset DOC #: SP-AP-0063 (Rev. AA) Issue Orig. of ECR# REV. Date Change **Description of Change** 1.0 1/01/07 **JMA** New data sheet 1.1 6/15/07 BEN Change ordering number to SL28541BQC 1.2 9/18/07 BEN VDDIO range change from 1.25V to 1.05V 1. Added 64 TSSOP pin definitions 1.3 10/31/07 **BEN** 2. Added 64 TSSOP package dimension 3. Byte1[2] is changed from 0 to 1 and Byte1[1] is changed from 1 to 0 by power up default 4. Changed Byte 13 bit 5 spread percentage from -1% to -0.45% 5. Updated revision ID 1.4 12/15/07 SLI 1. Updated Pin Definition table 2. Updated Table 7. PLL3/SE Configuration Table 1.5 1/23/08 JMA 1. Changed Byte 13 Bit 5 to replace 0.45% spread to 1% spread. 2. Changed 27MHz period spec to be reflect down spread. 3. Changed 27MHz CCJ spec from 200ps to 250ps. JMA 1. Changed maximum operating temperature range from 85C to 70C 1.6 7/8/08 2. Added note on Pb-free, Halogen-free, and RoHS compliant 3. Added note on extended temperature 4. Added Mitsui package 1. Added 64-TSSOP package on page 1. 1.7 2/23/09 JMA 2. Change operating temperature back to 85C 1.8 JMA 1. Updated QFN packge information 3/31/09 2. Udpated Slew rate measurement for 27MHz clocks 3. Updated Tperiod for CPU clock at 100MHz 4. Corrected Byte 7 Revision ID 5. Corrected Byte 8 Device ID 6. Added PWRDWN IDD Spec 1.9 4/27/09 **JMA** 1. Corrected Reserved bit in Byte18 2. Corrected Reserved bit in Byte 20 3. Corrected wording for PD to PWRDWN 4. Added "F" in pF in Figure 2 5. Removed Cypress package marking 2.0 9/10/09 **JMA** 1. Updated QFN package information AΑ 04/09'/10 JMA 1. Added CLKIN feature. 1453 2. Updated Absolut spec 3. Move location of Output Drive Satus & PLL3/SE Configue tables 4. Combined commercial and industrial temperature grade 5. Updated VDD\_IO voltage The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.