# EProClock® PCI Express Gen 2 & Gen 3 Clock Generator #### **Features** - Optimized 100 MHz Operating Frequencies to Meet the Next Generation PCI-Express Gen 2 & Gen 3 - · Low power push-pull type differential output buffers - · Integrated voltage regulator - Integrated resistors on differential clocks - Six 100-MHz differential SRC clocks - Low jitter (<50ps)</li> - 25MHz Crystal Input or Clock input - EProClock® Programmable Technology - I<sup>2</sup>C support with readback capabilities - Triangular Spread Spectrum profile for maximum electromagnetic interference (EMI) reduction - Industrial Temperature -40°C to 85°C - 3.3V Power supply - 32-pin QFN package #### 32-QFN Pin Definitions | Pin No. | Name | Туре | Description | |---------|-------------|--------|-----------------------------------------------------------------------| | 1 | VDD_SRC | PWR | 3.3V Power Supply | | 2 | VDD_SRC | PWR | 3.3V Power Supply | | 3 | NC | NC | No Connect. | | 4 | VSS | GND | Ground | | 5 | VSS | GND | Ground | | 6 | SRC0 | O, DIF | 100MHz True differential serial reference clock | | 7 | SRC0# | O, DIF | 100MHz Complement differential serial reference clock | | 8 | VDD_SRC | PWR | 3.3V Power Supply | | 9 | SRC1 | O, DIF | 100MHz True differential serial reference clock | | 10 | SRC1# | O, DIF | 100MHz Complement differential serial reference clock | | 11 | SRC2 | O, DIF | 100MHz True differential serial reference clock | | 12 | SRC2# | O, DIF | 100MHz Complement differential serial reference clock | | 13 | VSS_SRC | GND | Ground | | 14 | VDD_SRC | PWR | 3.3V Power Supply | | 15 | SRC3# | O, DIF | 100MHz Complement differential serial reference clock | | 16 | SRC3 | O, DIF | 100MHz True differential serial reference clock | | 17 | SRC4# | O, DIF | 100MHz Complement differential serial reference clock | | 18 | SRC4 | O, DIF | 100MHz True differential serial reference clock | | 19 | VDD_SRC | PWR | 3.3V Power Supply | | 20 | SRC5# | O, DIF | 100MHz Complement differential serial reference clock | | 21 | SRC5 | O, DIF | 100MHz True differential serial reference clock | | 22 | VSS_SRC | GND | Ground | | 23 | SCLK | I | SMBus compatible SCLOCK | | 24 | SDATA | I/O | SMBus compatible SDATA | | 25 | XOUT | 0 | 25.00MHz Crystal output, Float XOUT if using only CLKIN (Clock input) | | 26 | XIN / CLKIN | Ţ | 25.00MHz Crystal input or 3.3V, 25MHz Clock Input | | 27 | VSS_CORE | GND | Ground | | 28 | NC | NC | No Connect. | | 29 | VDD_CORE | PWR | 3.3V Power Supply | | 30 | VDD_SRC | PWR | 3.3V Power Supply | | 31 | NC | NC | No Connect. | | 32 | VSS_SRC | GND | Ground | #### **EProClock® Programmable Technology** EProClock<sup>®</sup> is the world's first non-volatile programmable clock. The EProClock<sup>®</sup> technology allows board designer to promptly achieve optimum compliance and clock signal integrity; historically, attainable typically through device and/or board redesigns. $\mathsf{EProClock}^{\textcircled{\$}}$ technology can be configured through SMBus or hard coded. #### Features: - > 4000 bits of configurations - Can be configured through SMBus or hard coded - Custom frequency sets - Differential skew control on true or compliment or both - Differential duty cycle control on true or compliment or both - Differential amplitude control - Differential and single-ended slew rate control - Program Internal or External series resistor on single-ended clocks - Program different spread profiles - Program different spread modulation rate #### **Serial Data Interface** To enhance the flexibility and function of the clock synthesizer, a two-signal serial interface is provided. Through the Serial Data Interface, various device functions, such as individual clock output buffers are individually enabled or disabled. The registers associated with the Serial Data Interface initialize to their default setting at power-up. The use of this interface is optional. Clock device register changes are normally made at system initialization, if any are required. The interface cannot be used during system operation for power management functions. #### **Data Protocol** The clock driver serial protocol accepts byte write, byte read, block write, and block read operations from the controller. For block write/read operation, access the bytes in sequential order from lowest to highest (most significant bit first) with the ability to stop after any complete byte is transferred. For byte write and byte read operations, the system controller can access individually indexed bytes. The offset of the indexed byte is encoded in the command code described in *Table 1*. The block write and block read protocol is outlined in *Table 2* while *Table 3* outlines byte write and byte read protocol. The slave receiver address is 11010010 (D2h). **Table 1. Command Code Definition** | Bit | Description | |-------|-----------------------------------------------------------------------------------------------------------------------------| | 7 | 0 = Block read or block write operation, 1 = Byte read or byte write operation | | (6:0) | Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be '0000000' | Table 2. Block Read and Block Write Protocol | | Block Write Protocol | | Block Read Protocol | | | |-------|-------------------------------|-------|-------------------------------------|--|--| | Bit | Description | Bit | Description | | | | 1 | Start | 1 | Start | | | | 8:2 | Slave address–7 bits | 8:2 | Slave address–7 bits | | | | 9 | Write | 9 | Write | | | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | | | 18:11 | Command Code–8 bits | 18:11 | Command Code–8 bits | | | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | | | 27:20 | Byte Count–8 bits | 20 | Repeat start | | | | 28 | Acknowledge from slave | 27:21 | Slave address–7 bits | | | | 36:29 | Data byte 1–8 bits | 28 | Read = 1 | | | | 37 | Acknowledge from slave | 29 | Acknowledge from slave | | | | 45:38 | Data byte 2–8 bits | 37:30 | Byte Count from slave–8 bits | | | | 46 | Acknowledge from slave | 38 | Acknowledge | | | | | Data Byte /Slave Acknowledges | 46:39 | Data byte 1 from slave–8 bits | | | | | Data Byte N–8 bits | 47 | Acknowledge | | | | | Acknowledge from slave | 55:48 | Data byte 2 from slave–8 bits | | | | | Stop | 56 | Acknowledge | | | | | | | Data bytes from slave / Acknowledge | | | | | | | Data Byte N from slave–8 bits | | | | | | | NOT Acknowledge | | | | | | | Stop | | | #### **Control Registers** Table 3. Byte Read and Byte Write Protocol | | Byte Write Protocol | Byte Read Protocol | | | |-----|---------------------|--------------------|-------------|--| | Bit | Description | Bit | Description | | | 1 | Start | 1 | Start | | #### Table 3. Byte Read and Byte Write Protocol | 8:2 | Slave address–7 bits | 8:2 | Slave address–7 bits | |-------|------------------------|-------|------------------------| | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 18:11 | Command Code–8 bits | 18:11 | Command Code–8 bits | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | 27:20 | Data byte–8 bits | 20 | Repeated start | | 28 | Acknowledge from slave | 27:21 | Slave address–7 bits | | 29 | Stop | 28 | Read | | | | 29 | Acknowledge from slave | | | | 37:30 | Data from slave–8 bits | | | | 38 | NOT Acknowledge | | | | 39 | Stop | #### Byte 0: Control Register 0 | Bit | @Pup | Name | Description | |-----|------|---------------|---------------------------------------------------| | 7 | 0 | RESERVED | RESERVED | | 6 | 0 | RESERVED | RESERVED | | 5 | 1 | Spread Enable | Enable spread for SRC outputs 0=Disable, 1= -0.5% | | 4 | 0 | RESERVED | RESERVED | | 3 | 0 | RESERVED | RESERVED | | 2 | 0 | RESERVED | RESERVED | | 1 | 0 | RESERVED | RESERVED | | 0 | 0 | RESERVED | RESERVED | # Byte 1: Control Register 1 | Bit | @Pup | Name | Description | |-----|------|----------|-------------------------------------------------------------------| | 7 | 0 | RESERVED | RESERVED | | 6 | 1 | SRC0_OE | Output enable for SRC0<br>0 = Output Disabled, 1 = Output Enabled | | 5 | 0 | RESERVED | RESERVED | | 4 | 0 | RESERVED | RESERVED | | 3 | 1 | SRC1_OE | Output enable for SRC1<br>0 = Output Disabled, 1 = Output Enabled | | 2 | 1 | RESERVED | RESERVED | | 1 | 0 | RESERVED | RESERVED | | 0 | 0 | RESERVED | RESERVED | # Byte 2: Control Register 2 | Bit | @Pup | Name | Description | |-----|------|----------|-------------| | 7 | 0 | RESERVED | RESERVED | | 6 | 0 | RESERVED | RESERVED | | 5 | 0 | RESERVED | RESERVED | | 4 | 0 | RESERVED | RESERVED | | 3 | 0 | RESERVED | RESERVED | | 2 | 0 | RESERVED | RESERVED | #### Byte 2: Control Register 2 (continued) | Bit | @Pup | Name | Description | |-----|------|----------|-------------| | 1 | 0 | RESERVED | RESERVED | | 0 | 0 | RESERVED | RESERVED | #### Byte 3: Control Register 3 | Bit | @Pup | Name | Description | |-----|------|----------|-------------------------------------------------------------------| | 7 | 1 | SRC4_OE | Output enable for SRC4<br>0 = Output Disabled, 1 = Output Enabled | | 6 | 1 | SRC5_OE | Output enable for SRC5<br>0 = Output Disabled, 1 = Output Enabled | | 5 | 0 | RESERVED | RESERVED | | 4 | 0 | RESERVED | RESERVED | | 3 | 0 | RESERVED | RESERVED | | 2 | 0 | RESERVED | RESERVED | | 1 | 0 | RESERVED | RESERVED | | 0 | 0 | RESERVED | RESERVED | # Byte 4: Control Register 4 | Bit | @Pup | Name | Description | |-----|------|----------|-------------| | 7 | 0 | RESERVED | RESERVED | | 6 | 0 | RESERVED | RESERVED | | 5 | 1 | RESERVED | RESERVED | | 4 | 0 | RESERVED | RESERVED | | 3 | 0 | RESERVED | RESERVED | | 2 | 0 | RESERVED | RESERVED | | 1 | 0 | RESERVED | RESERVED | | 0 | 0 | RESERVED | RESERVED | # Byte 5: Control Register 5 | Bit | @Pup | Name | Description | |-----|------|----------|-------------| | 7 | 0 | RESERVED | RESERVED | | 6 | 0 | RESERVED | RESERVED | | 5 | 0 | RESERVED | RESERVED | | 4 | 1 | RESERVED | RESERVED | | 3 | 0 | RESERVED | RESERVED | | 2 | 0 | RESERVED | RESERVED | | 1 | 0 | RESERVED | RESERVED | | 0 | 0 | RESERVED | RESERVED | #### Byte 6: Control Register 6 | Bit | @Pup | Name | Description | |-----|------|---------------|-------------------------------------------| | 7 | 0 | | SRC[5:4] amplitude adjustment | | 6 | 1 | SRC[5:4]_AMP0 | 00= 700mV, 01=800mV, 10=900mV, 11= 1000mV | #### Byte 6: Control Register 6 | 5 | 0 | SRC[3:1]_AMP1 | SRC[3:1] amplitude adjustment | |---|---|-------------------|-------------------------------------------| | 4 | 1 | SRC[3:1]_AMP0 | 00= 700mV, 01=800mV, 10=900mV, 11= 1000mV | | 3 | 0 | RESERVED | RESERVED | | 2 | 1 | RESERVED RESERVED | | | 1 | 0 | SRC0_AMP1 | SRC0 amplitude adjustment | | 0 | 1 | SRC0_AMP0 | 00= 700mV, 01=800mV, 10=900mV, 11= 1000mV | #### Byte 7: Vendor ID | Bit | @Pup | Name | Description | | |-----|------|-----------------|---------------------|--| | 7 | 0 | Rev Code Bit 3 | Revision Code Bit 3 | | | 6 | 0 | Rev Code Bit 2 | Revision Code Bit 2 | | | 5 | 0 | Rev Code Bit 1 | Revision Code Bit 1 | | | 4 | 1 | Rev Code Bit 0 | Revision Code Bit 0 | | | 3 | 1 | Vendor ID bit 3 | Vendor ID Bit 3 | | | 2 | 0 | Vendor ID bit 2 | Vendor ID Bit 2 | | | 1 | 0 | Vendor ID bit 1 | Vendor ID Bit 1 | | | 0 | 0 | Vendor ID bit 0 | Vendor ID Bit 0 | | # Byte 8: Control Register 8 | Bit | @Pup | Name | Description | |-----|------|----------|---------------------------------------------------------------------------------------------------------------| | 7 | 0 | RESERVED | RESERVED | | 6 | 0 | RESERVED | RESERVED | | 5 | 0 | RESERVED | RESERVED | | 4 | 0 | BC4 | Byte count register for block read operation. | | 3 | 1 | BC3 | The default value for Byte count is 9. In order to read beyond Byte 9, the user should change the byte count | | 2 | 1 | BC2 | limit.to or beyond the byte that is desired to be read. | | 1 | 1 | BC1 | | | 0 | 1 | BC0 | | #### Byte 9: Control Register 9 | Bit | @Pup | Name | Description | | |-----|------|----------|-------------------------------------------------------------------|--| | 7 | 0 | RESERVED | RESERVED | | | 6 | 1 | SRC3_OE | Output enable for SRC3<br>0 = Output Disabled, 1 = Output Enabled | | | 5 | 1 | SRC2_OE | Output enable for SRC2<br>0 = Output Disabled, 1 = Output Enabled | | | 4 | 0 | RESERVED | RESERVED | | | 3 | 0 | RESERVED | RESERVED | | | 2 | 0 | RESERVED | RESERVED | | | 1 | 0 | RESERVED | RESERVED | | | 0 | 1 | RESERVED | RESERVED | | ### **Absolute Maximum Conditions** | Parameter | Description | Condition | Min. | Max. | Unit | |--------------------|----------------------------------------------|-----------------------------|------|------|----------| | $V_{DD\_3.3V}$ | Main Supply Voltage | Functional | _ | 4.6 | V | | V <sub>IN</sub> | Input Voltage | Relative to V <sub>SS</sub> | -0.5 | 4.6 | $V_{DC}$ | | T <sub>S</sub> | Temperature, Storage | Non-functional | -65 | 150 | °C | | T <sub>A</sub> | Industrial Temperature,<br>Operating Ambient | Functional | -40 | 85 | °C | | T <sub>A</sub> | Commercial Temperature,<br>Operating Ambient | Functional | 0 | 85 | °C | | T <sub>J</sub> | Temperature, Junction | Functional | _ | 150 | °C | | Ø <sub>JC</sub> | Dissipation, Junction to Case | JEDEC (JESD 51) | _ | 20 | °C/<br>W | | $\emptyset_{JA}$ | Dissipation, Junction to Ambient | JEDEC (JESD 51) | _ | 60 | °C/<br>W | | ESD <sub>HBM</sub> | ESD Protection (Human Body Model) | JEDEC (JESD 22 - A114) | 2000 | - | V | | UL-94 | Flammability Rating | UL (Class) | V- | -0 | | Multiple Supplies: The Voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required. # **DC Electrical Specifications** | Parameter | Description | Condition | Min. | Max. | Unit | |----------------------|---------------------------------|------------------------------------------------------------|----------------|-----------------------|------| | VDD core | 3.3V Operating Voltage | 3.3 ± 5% | 3.135 | 3.465 | V | | V <sub>IH</sub> | 3.3V Input High Voltage | Single-Ended Clock | 2.0 | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | 3.3V Input Low Voltage | Single-Ended Clock | $V_{SS} - 0.3$ | 0.8 | V | | V <sub>IHI2C</sub> | Input High Voltage | SDATA, SCLK | 2.2 | - | V | | V <sub>ILI2C</sub> | Input Low Voltage | SDATA, SCLK | _ | 1.0 | V | | I <sub>IH</sub> | Input High Leakage Current | Except internal pull-down resistors, $0 < V_{IN} < V_{DD}$ | - | 5 | μА | | I <sub>IL</sub> | Input Low Leakage Current | Except internal pull-up resistors, $0 < V_{IN} < V_{DD}$ | <b>–</b> 5 | - | μА | | V <sub>OH</sub> | 3.3V Output High Voltage (DIFF) | | 0.7 | 0.9 | V | | V <sub>OL</sub> | 3.3V Output Low Voltage (DIFF) | | _ | 0.4 | V | | I <sub>OZ</sub> | High-impedance Output Current | | -10 | 10 | μΑ | | C <sub>IN</sub> | Input Pin Capacitance | | 1.5 | 5 | pF | | C <sub>OUT</sub> | Output Pin Capacitance | | | 6 | pF | | L <sub>IN</sub> | Pin Inductance | | _ | 7 | nΗ | | I <sub>DD_3.3V</sub> | Dynamic Supply Current | Differential clocks with 7" traces and 2pF load. | _ | 65 | mA | # **AC Electrical Specifications** | Parameter | Description | Condition | Min. | Max. | Unit | |---------------------------------|--------------------------------------------|-------------------------------------------------------------------|----------|----------|------| | Crystal | | | | | | | L <sub>ACC</sub> | Long-term Accuracy | Measured at VDD/2 differential | _ | 250 | ppm | | Clock Input | | | | | | | T <sub>DC</sub> | CLKIN Duty Cycle | Measured at VDD/2 | 47 | 53 | % | | $T_R/T_F$ | CLKIN Rise and Fall Times | Measured between 0.2V <sub>DD</sub> and 0.8V <sub>DD</sub> | 0.5 | 4.0 | V/ns | | T <sub>CCJ</sub> | CLKIN Cycle to Cycle Jitter | Measured at VDD/2 | - | 250 | ps | | T <sub>LTJ</sub> | CLKIN Long Term Jitter | Measured at VDD/2 | - | 350 | ps | | V <sub>IH</sub> | Input High Voltage | XIN / CLKIN pin | 2 | VDD+0.3 | V | | V <sub>IL</sub> | Input Low Voltage | XIN / CLKIN pin | - | 0.8 | V | | I <sub>IH</sub> | Input High Current | XIN / CLKIN pin, VIN = VDD | - | 35 | uA | | I <sub>IL</sub> | Input Low Current | XIN / CLKIN pin, 0 < VIN < 0.8 | -35 | _ | uA | | SRC at 0.7V | | | | | | | T <sub>DC</sub> | SRC Duty Cycle | Measured at 0V differential | 45 | 55 | % | | T <sub>PERIOD</sub> | 100 MHz SRC Period | Measured at 0V differential at 0.1s | 9.99900 | 10.0010 | ns | | T <sub>PERIODSS</sub> | 100 MHz SRC Period, SSC | Measured at 0V differential at 0.1s | 10.02406 | 10.02607 | ns | | T <sub>PERIODAbs</sub> | 100 MHz SRC Absolute Period | Measured at 0V differential at 1 clock | 9.87400 | 10.1260 | ns | | T <sub>PERIODSSAbs</sub> | 100 MHz SRC Absolute Period, SSC | Measured at 0V differential at 1 clock | 9.87406 | 10.1762 | ns | | T <sub>CCJ</sub> | SRC Cycle to Cycle Jitter | Measured at 0V differential | - | 50 | ps | | RMS <sub>GEN1</sub> | Output PCle* Gen1 REFCLK phase | BER = 1E-12 (including PLL BW 8 - 16 | | | | | | jitter | MHz, $ζ$ = 0.54, Td=10 ns,<br>Ftrk=1.5 MHz) | 0 | 108 | ps | | RMS <sub>GEN2</sub> | Output PCIe* Gen2 REFCLK phase | Includes PLL BW 8 - 16 MHz, Jitter | | | | | | jitter | Peaking = 3dB, $\zeta$ = 0.54, Td=10 ns),<br>Low Band, F < 1.5MHz | 0 | 3.0 | ps | | RMS <sub>GEN2</sub> | Output PCIe* Gen2 REFCLK phase | Includes PLL BW 8 - 16 MHz, Jitter | | | | | 02.12 | jitter | Peaking = 3dB, $\zeta$ = 0.54, Td=10 ns), | | 0.4 | | | | | Low Band, F < 1.5MHz | 0 | 3.1 | ps | | RMS <sub>GEN3</sub> | Output phase jitter impact – PCle*<br>Gen3 | Includes PLL BW 2 - 4 MHz,<br>CDR = 10MHz) | 0 | 1.0 | ps | | L <sub>ACC</sub> | SRC Long Term Accuracy | Measured at 0V differential | - | 100 | ppm | | T <sub>R</sub> / T <sub>F</sub> | SRC Rising/Falling Slew Rate | Measured differentially from ±150 mV | 2.5 | 8 | V/ns | | $V_{HIGH}$ | Voltage High | | | 1.15 | V | | $V_{LOW}$ | Voltage Low | | -0.3 | - | V | | V <sub>OX</sub> | Crossing Point Voltage at 0.7V Swing | | 300 | 550 | mV | | ENABLE/DISA | ABLE and SET-UP | | | | | | T <sub>STABLE</sub> | Clock Stabilization from Power-up | | _ | 1.8 | ms | | T <sub>SS</sub> | Stopclock Set-up Time | | 10.0 | - | ns | | | • | • | | • | | #### **Test and Measurement Set-up** This diagram shows the test load configuration for the differential clock signals Figure 1. 0.7V Differential Load Configuration Figure 2. Differential Measurement for Differential Output Signals (for AC Parameters Measurement) Figure 3. Single-ended Measurement for Differential Output Signals (for AC Parameters Measurement) ## **Ordering Information** | Part Number | Package Type Product Flo | | |----------------|--------------------------|--------------------------| | Lead-free | | | | SL28PCle16ALC | 32-pin QFN | Commercial, 0° to 85°C | | SL28PCle16ALCT | 32-pin QFN-Tape and Reel | Commercial, 0° to 85°C | | SL28PCle16ALI | 32-pin QFN | Industrial, -40° to 85°C | | SL28PCle16ALIT | 32-pin QFN–Tape and Reel | Industrial, -40° to 85°C | ## **Package Diagrams** #### 32-Lead QFN 5 x 5mm # **Document History Page** | | Document Title: SL28PCle16 PC EProClock <sup>®</sup> PCI Express Gen 2 & Gen 3 Clock Generator<br>DOC#: SP-AP-0790 (Rev. 0.3) | | | | | |------|-------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------|--|--| | REV. | Issue Date | Orig. of<br>Change | Description of Change | | | | AA | 11/15/10 | JMA | Initial Release | | | | AA | 12/15/10 | TRP | 1. Updated Control Registers 2. Updated VOH/VOL spec 3. Removed IDD_PD spec 4. Updated foot note | | | | AB | 1/13/11 | TRP | Updated IDD current Updated Byte8 default Removed skew spec | | | Support and Community community.silabs.com #### Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are not designed or authorized for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA